bfin_spi.c 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373
  1. /*
  2. * Driver for Blackfin On-Chip SPI device
  3. *
  4. * Copyright (c) 2005-2008 Analog Devices Inc.
  5. *
  6. * Licensed under the GPL-2 or later.
  7. */
  8. /*#define DEBUG*/
  9. #include <common.h>
  10. #include <malloc.h>
  11. #include <spi.h>
  12. #include <asm/blackfin.h>
  13. #include <asm/mach-common/bits/spi.h>
  14. struct bfin_spi_slave {
  15. struct spi_slave slave;
  16. void *mmr_base;
  17. u16 ctl, baud, flg;
  18. };
  19. #define MAKE_SPI_FUNC(mmr, off) \
  20. static inline void write_##mmr(struct bfin_spi_slave *bss, u16 val) { bfin_write16(bss->mmr_base + off, val); } \
  21. static inline u16 read_##mmr(struct bfin_spi_slave *bss) { return bfin_read16(bss->mmr_base + off); }
  22. MAKE_SPI_FUNC(SPI_CTL, 0x00)
  23. MAKE_SPI_FUNC(SPI_FLG, 0x04)
  24. MAKE_SPI_FUNC(SPI_STAT, 0x08)
  25. MAKE_SPI_FUNC(SPI_TDBR, 0x0c)
  26. MAKE_SPI_FUNC(SPI_RDBR, 0x10)
  27. MAKE_SPI_FUNC(SPI_BAUD, 0x14)
  28. #define to_bfin_spi_slave(s) container_of(s, struct bfin_spi_slave, slave)
  29. __attribute__((weak))
  30. int spi_cs_is_valid(unsigned int bus, unsigned int cs)
  31. {
  32. #if defined(__ADSPBF538__) || defined(__ADSPBF539__)
  33. /* The SPI1/SPI2 buses are weird ... only 1 CS */
  34. if (bus > 0 && cs != 1)
  35. return 0;
  36. #endif
  37. return (cs >= 1 && cs <= 7);
  38. }
  39. __attribute__((weak))
  40. void spi_cs_activate(struct spi_slave *slave)
  41. {
  42. struct bfin_spi_slave *bss = to_bfin_spi_slave(slave);
  43. write_SPI_FLG(bss,
  44. (read_SPI_FLG(bss) &
  45. ~((!bss->flg << 8) << slave->cs)) |
  46. (1 << slave->cs));
  47. SSYNC();
  48. debug("%s: SPI_FLG:%x\n", __func__, read_SPI_FLG(bss));
  49. }
  50. __attribute__((weak))
  51. void spi_cs_deactivate(struct spi_slave *slave)
  52. {
  53. struct bfin_spi_slave *bss = to_bfin_spi_slave(slave);
  54. u16 flg;
  55. /* make sure we force the cs to deassert rather than let the
  56. * pin float back up. otherwise, exact timings may not be
  57. * met some of the time leading to random behavior (ugh).
  58. */
  59. flg = read_SPI_FLG(bss) | ((!bss->flg << 8) << slave->cs);
  60. write_SPI_FLG(bss, flg);
  61. SSYNC();
  62. debug("%s: SPI_FLG:%x\n", __func__, read_SPI_FLG(bss));
  63. flg &= ~(1 << slave->cs);
  64. write_SPI_FLG(bss, flg);
  65. SSYNC();
  66. debug("%s: SPI_FLG:%x\n", __func__, read_SPI_FLG(bss));
  67. }
  68. void spi_init()
  69. {
  70. }
  71. struct spi_slave *spi_setup_slave(unsigned int bus, unsigned int cs,
  72. unsigned int max_hz, unsigned int mode)
  73. {
  74. struct bfin_spi_slave *bss;
  75. u32 mmr_base;
  76. u32 baud;
  77. if (!spi_cs_is_valid(bus, cs))
  78. return NULL;
  79. switch (bus) {
  80. #ifdef SPI_CTL
  81. # define SPI0_CTL SPI_CTL
  82. #endif
  83. case 0: mmr_base = SPI0_CTL; break;
  84. #ifdef SPI1_CTL
  85. case 1: mmr_base = SPI1_CTL; break;
  86. #endif
  87. #ifdef SPI2_CTL
  88. case 2: mmr_base = SPI2_CTL; break;
  89. #endif
  90. default: return NULL;
  91. }
  92. baud = get_sclk() / (2 * max_hz);
  93. if (baud < 2)
  94. baud = 2;
  95. else if (baud > (u16)-1)
  96. baud = -1;
  97. bss = malloc(sizeof(*bss));
  98. if (!bss)
  99. return NULL;
  100. bss->slave.bus = bus;
  101. bss->slave.cs = cs;
  102. bss->mmr_base = (void *)mmr_base;
  103. bss->ctl = SPE | MSTR | TDBR_CORE;
  104. if (mode & SPI_CPHA) bss->ctl |= CPHA;
  105. if (mode & SPI_CPOL) bss->ctl |= CPOL;
  106. if (mode & SPI_LSB_FIRST) bss->ctl |= LSBF;
  107. bss->baud = baud;
  108. bss->flg = mode & SPI_CS_HIGH ? 1 : 0;
  109. debug("%s: bus:%i cs:%i mmr:%x ctl:%x baud:%i flg:%i\n", __func__,
  110. bus, cs, mmr_base, bss->ctl, baud, bss->flg);
  111. return &bss->slave;
  112. }
  113. void spi_free_slave(struct spi_slave *slave)
  114. {
  115. struct bfin_spi_slave *bss = to_bfin_spi_slave(slave);
  116. free(bss);
  117. }
  118. static void spi_portmux(struct spi_slave *slave)
  119. {
  120. #if defined(__ADSPBF51x__)
  121. #define SET_MUX(port, mux, func) port##_mux = ((port##_mux & ~PORT_x_MUX_##mux##_MASK) | PORT_x_MUX_##mux##_FUNC_##func)
  122. u16 f_mux = bfin_read_PORTF_MUX();
  123. u16 f_fer = bfin_read_PORTF_FER();
  124. u16 g_mux = bfin_read_PORTG_MUX();
  125. u16 g_fer = bfin_read_PORTG_FER();
  126. u16 h_mux = bfin_read_PORTH_MUX();
  127. u16 h_fer = bfin_read_PORTH_FER();
  128. switch (slave->bus) {
  129. case 0:
  130. /* set SCK/MISO/MOSI */
  131. SET_MUX(g, 7, 1);
  132. g_fer |= PG12 | PG13 | PG14;
  133. switch (slave->cs) {
  134. case 1: SET_MUX(f, 2, 1); f_fer |= PF7; break;
  135. case 2: /* see G above */ g_fer |= PG15; break;
  136. case 3: SET_MUX(h, 1, 3); f_fer |= PH4; break;
  137. case 4: /* no muxing */ h_fer |= PH8; break;
  138. case 5: SET_MUX(g, 1, 3); h_fer |= PG3; break;
  139. case 6: /* no muxing */ break;
  140. case 7: /* no muxing */ break;
  141. }
  142. case 1:
  143. /* set SCK/MISO/MOSI */
  144. SET_MUX(h, 0, 2);
  145. h_fer |= PH1 | PH2 | PH3;
  146. switch (slave->cs) {
  147. case 1: SET_MUX(h, 2, 3); h_fer |= PH6; break;
  148. case 2: SET_MUX(f, 0, 3); f_fer |= PF0; break;
  149. case 3: SET_MUX(g, 0, 3); g_fer |= PG0; break;
  150. case 4: SET_MUX(f, 3, 3); f_fer |= PF8; break;
  151. case 5: SET_MUX(g, 6, 3); h_fer |= PG11; break;
  152. case 6: /* no muxing */ break;
  153. case 7: /* no muxing */ break;
  154. }
  155. }
  156. bfin_write_PORTF_MUX(f_mux);
  157. bfin_write_PORTF_FER(f_fer);
  158. bfin_write_PORTG_MUX(g_mux);
  159. bfin_write_PORTG_FER(g_fer);
  160. bfin_write_PORTH_MUX(h_mux);
  161. bfin_write_PORTH_FER(h_fer);
  162. #elif defined(__ADSPBF52x__)
  163. #define SET_MUX(port, mux, func) port##_mux = ((port##_mux & ~PORT_x_MUX_##mux##_MASK) | PORT_x_MUX_##mux##_FUNC_##func)
  164. u16 f_mux = bfin_read_PORTF_MUX();
  165. u16 f_fer = bfin_read_PORTF_FER();
  166. u16 g_mux = bfin_read_PORTG_MUX();
  167. u16 g_fer = bfin_read_PORTG_FER();
  168. u16 h_mux = bfin_read_PORTH_MUX();
  169. u16 h_fer = bfin_read_PORTH_FER();
  170. /* set SCK/MISO/MOSI */
  171. SET_MUX(g, 0, 3);
  172. g_fer |= PG2 | PG3 | PG4;
  173. switch (slave->cs) {
  174. case 1: /* see G above */ g_fer |= PG1; break;
  175. case 2: SET_MUX(f, 4, 3); f_fer |= PF12; break;
  176. case 3: SET_MUX(f, 4, 3); f_fer |= PF13; break;
  177. case 4: SET_MUX(h, 1, 1); h_fer |= PH8; break;
  178. case 5: SET_MUX(h, 2, 1); h_fer |= PH9; break;
  179. case 6: SET_MUX(f, 1, 3); f_fer |= PF9; break;
  180. case 7: SET_MUX(f, 2, 3); f_fer |= PF10; break;
  181. }
  182. bfin_write_PORTF_MUX(f_mux);
  183. bfin_write_PORTF_FER(f_fer);
  184. bfin_write_PORTG_MUX(g_mux);
  185. bfin_write_PORTG_FER(g_fer);
  186. bfin_write_PORTH_MUX(h_mux);
  187. bfin_write_PORTH_FER(h_fer);
  188. #elif defined(__ADSPBF534__) || defined(__ADSPBF536__) || defined(__ADSPBF537__)
  189. u16 mux = bfin_read_PORT_MUX();
  190. u16 f_fer = bfin_read_PORTF_FER();
  191. /* set SCK/MISO/MOSI */
  192. f_fer |= PF11 | PF12 | PF13;
  193. switch (slave->cs) {
  194. case 1: f_fer |= PF10; break;
  195. case 2: mux |= PJSE; break;
  196. case 3: mux |= PJSE; break;
  197. case 4: mux |= PFS4E; f_fer |= PF6; break;
  198. case 5: mux |= PFS5E; f_fer |= PF5; break;
  199. case 6: mux |= PFS6E; f_fer |= PF4; break;
  200. case 7: mux |= PJCE_SPI; break;
  201. }
  202. bfin_write_PORT_MUX(mux);
  203. bfin_write_PORTF_FER(f_fer);
  204. #elif defined(__ADSPBF538__) || defined(__ADSPBF539__)
  205. u16 fer, pins;
  206. if (slave->bus == 1)
  207. pins = PD0 | PD1 | PD2 | (slave->cs == 1 ? PD4 : 0);
  208. else if (slave->bus == 2)
  209. pins = PD5 | PD6 | PD7 | (slave->cs == 1 ? PD9 : 0);
  210. else
  211. pins = 0;
  212. if (pins) {
  213. fer = bfin_read_PORTDIO_FER();
  214. fer &= ~pins;
  215. bfin_write_PORTDIO_FER(fer);
  216. }
  217. #elif defined(__ADSPBF54x__)
  218. #define DO_MUX(port, pin) \
  219. mux = ((mux & ~PORT_x_MUX_##pin##_MASK) | PORT_x_MUX_##pin##_FUNC_1); \
  220. fer |= P##port##pin;
  221. u32 mux;
  222. u16 fer;
  223. switch (slave->bus) {
  224. case 0:
  225. mux = bfin_read_PORTE_MUX();
  226. fer = bfin_read_PORTE_FER();
  227. /* set SCK/MISO/MOSI */
  228. DO_MUX(E, 0);
  229. DO_MUX(E, 1);
  230. DO_MUX(E, 2);
  231. switch (slave->cs) {
  232. case 1: DO_MUX(E, 4); break;
  233. case 2: DO_MUX(E, 5); break;
  234. case 3: DO_MUX(E, 6); break;
  235. }
  236. bfin_write_PORTE_MUX(mux);
  237. bfin_write_PORTE_FER(fer);
  238. break;
  239. case 1:
  240. mux = bfin_read_PORTG_MUX();
  241. fer = bfin_read_PORTG_FER();
  242. /* set SCK/MISO/MOSI */
  243. DO_MUX(G, 8);
  244. DO_MUX(G, 9);
  245. DO_MUX(G, 10);
  246. switch (slave->cs) {
  247. case 1: DO_MUX(G, 5); break;
  248. case 2: DO_MUX(G, 6); break;
  249. case 3: DO_MUX(G, 7); break;
  250. }
  251. bfin_write_PORTG_MUX(mux);
  252. bfin_write_PORTG_FER(fer);
  253. break;
  254. case 2:
  255. mux = bfin_read_PORTB_MUX();
  256. fer = bfin_read_PORTB_FER();
  257. /* set SCK/MISO/MOSI */
  258. DO_MUX(B, 12);
  259. DO_MUX(B, 13);
  260. DO_MUX(B, 14);
  261. switch (slave->cs) {
  262. case 1: DO_MUX(B, 9); break;
  263. case 2: DO_MUX(B, 10); break;
  264. case 3: DO_MUX(B, 11); break;
  265. }
  266. bfin_write_PORTB_MUX(mux);
  267. bfin_write_PORTB_FER(fer);
  268. break;
  269. }
  270. #endif
  271. }
  272. int spi_claim_bus(struct spi_slave *slave)
  273. {
  274. struct bfin_spi_slave *bss = to_bfin_spi_slave(slave);
  275. debug("%s: bus:%i cs:%i\n", __func__, slave->bus, slave->cs);
  276. spi_portmux(slave);
  277. write_SPI_CTL(bss, bss->ctl);
  278. write_SPI_BAUD(bss, bss->baud);
  279. SSYNC();
  280. return 0;
  281. }
  282. void spi_release_bus(struct spi_slave *slave)
  283. {
  284. struct bfin_spi_slave *bss = to_bfin_spi_slave(slave);
  285. debug("%s: bus:%i cs:%i\n", __func__, slave->bus, slave->cs);
  286. write_SPI_CTL(bss, 0);
  287. SSYNC();
  288. }
  289. int spi_xfer(struct spi_slave *slave, unsigned int bitlen, const void *dout,
  290. void *din, unsigned long flags)
  291. {
  292. struct bfin_spi_slave *bss = to_bfin_spi_slave(slave);
  293. const u8 *tx = dout;
  294. u8 *rx = din;
  295. uint bytes = bitlen / 8;
  296. int ret = 0;
  297. debug("%s: bus:%i cs:%i bitlen:%i bytes:%i flags:%lx\n", __func__,
  298. slave->bus, slave->cs, bitlen, bytes, flags);
  299. if (bitlen == 0)
  300. goto done;
  301. /* we can only do 8 bit transfers */
  302. if (bitlen % 8) {
  303. flags |= SPI_XFER_END;
  304. goto done;
  305. }
  306. if (flags & SPI_XFER_BEGIN)
  307. spi_cs_activate(slave);
  308. /* todo: take advantage of hardware fifos and setup RX dma */
  309. while (bytes--) {
  310. u8 value = (tx ? *tx++ : 0);
  311. debug("%s: tx:%x ", __func__, value);
  312. write_SPI_TDBR(bss, value);
  313. SSYNC();
  314. while ((read_SPI_STAT(bss) & TXS))
  315. if (ctrlc()) {
  316. ret = -1;
  317. goto done;
  318. }
  319. while (!(read_SPI_STAT(bss) & SPIF))
  320. if (ctrlc()) {
  321. ret = -1;
  322. goto done;
  323. }
  324. while (!(read_SPI_STAT(bss) & RXS))
  325. if (ctrlc()) {
  326. ret = -1;
  327. goto done;
  328. }
  329. value = read_SPI_RDBR(bss);
  330. if (rx)
  331. *rx++ = value;
  332. debug("rx:%x\n", value);
  333. }
  334. done:
  335. if (flags & SPI_XFER_END)
  336. spi_cs_deactivate(slave);
  337. return ret;
  338. }