uec.h 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767
  1. /*
  2. * Copyright (C) 2006-2009 Freescale Semiconductor, Inc.
  3. *
  4. * Dave Liu <daveliu@freescale.com>
  5. * based on source code of Shlomi Gridish
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #ifndef __UEC_H__
  23. #define __UEC_H__
  24. #define MAX_TX_THREADS 8
  25. #define MAX_RX_THREADS 8
  26. #define MAX_TX_QUEUES 8
  27. #define MAX_RX_QUEUES 8
  28. #define MAX_PREFETCHED_BDS 4
  29. #define MAX_IPH_OFFSET_ENTRY 8
  30. #define MAX_ENET_INIT_PARAM_ENTRIES_RX 9
  31. #define MAX_ENET_INIT_PARAM_ENTRIES_TX 8
  32. /* UEC UPSMR (Protocol Specific Mode Register)
  33. */
  34. #define UPSMR_ECM 0x04000000 /* Enable CAM Miss */
  35. #define UPSMR_HSE 0x02000000 /* Hardware Statistics Enable */
  36. #define UPSMR_PRO 0x00400000 /* Promiscuous */
  37. #define UPSMR_CAP 0x00200000 /* CAM polarity */
  38. #define UPSMR_RSH 0x00100000 /* Receive Short Frames */
  39. #define UPSMR_RPM 0x00080000 /* Reduced Pin Mode interfaces */
  40. #define UPSMR_R10M 0x00040000 /* RGMII/RMII 10 Mode */
  41. #define UPSMR_RLPB 0x00020000 /* RMII Loopback Mode */
  42. #define UPSMR_TBIM 0x00010000 /* Ten-bit Interface Mode */
  43. #define UPSMR_RMM 0x00001000 /* RMII/RGMII Mode */
  44. #define UPSMR_CAM 0x00000400 /* CAM Address Matching */
  45. #define UPSMR_BRO 0x00000200 /* Broadcast Address */
  46. #define UPSMR_RES1 0x00002000 /* Reserved feild - must be 1 */
  47. #define UPSMR_SGMM 0x00000020 /* SGMII mode */
  48. #define UPSMR_INIT_VALUE (UPSMR_HSE | UPSMR_RES1)
  49. /* UEC MACCFG1 (MAC Configuration 1 Register)
  50. */
  51. #define MACCFG1_FLOW_RX 0x00000020 /* Flow Control Rx */
  52. #define MACCFG1_FLOW_TX 0x00000010 /* Flow Control Tx */
  53. #define MACCFG1_ENABLE_SYNCHED_RX 0x00000008 /* Enable Rx Sync */
  54. #define MACCFG1_ENABLE_RX 0x00000004 /* Enable Rx */
  55. #define MACCFG1_ENABLE_SYNCHED_TX 0x00000002 /* Enable Tx Sync */
  56. #define MACCFG1_ENABLE_TX 0x00000001 /* Enable Tx */
  57. #define MACCFG1_INIT_VALUE (0)
  58. /* UEC MACCFG2 (MAC Configuration 2 Register)
  59. */
  60. #define MACCFG2_PREL 0x00007000
  61. #define MACCFG2_PREL_SHIFT (31 - 19)
  62. #define MACCFG2_PREL_MASK 0x0000f000
  63. #define MACCFG2_SRP 0x00000080
  64. #define MACCFG2_STP 0x00000040
  65. #define MACCFG2_RESERVED_1 0x00000020 /* must be set */
  66. #define MACCFG2_LC 0x00000010 /* Length Check */
  67. #define MACCFG2_MPE 0x00000008
  68. #define MACCFG2_FDX 0x00000001 /* Full Duplex */
  69. #define MACCFG2_FDX_MASK 0x00000001
  70. #define MACCFG2_PAD_CRC 0x00000004
  71. #define MACCFG2_CRC_EN 0x00000002
  72. #define MACCFG2_PAD_AND_CRC_MODE_NONE 0x00000000
  73. #define MACCFG2_PAD_AND_CRC_MODE_CRC_ONLY 0x00000002
  74. #define MACCFG2_PAD_AND_CRC_MODE_PAD_AND_CRC 0x00000004
  75. #define MACCFG2_INTERFACE_MODE_NIBBLE 0x00000100
  76. #define MACCFG2_INTERFACE_MODE_BYTE 0x00000200
  77. #define MACCFG2_INTERFACE_MODE_MASK 0x00000300
  78. #define MACCFG2_INIT_VALUE (MACCFG2_PREL | MACCFG2_RESERVED_1 | \
  79. MACCFG2_LC | MACCFG2_PAD_CRC | MACCFG2_FDX)
  80. /* UEC Event Register
  81. */
  82. #define UCCE_MPD 0x80000000
  83. #define UCCE_SCAR 0x40000000
  84. #define UCCE_GRA 0x20000000
  85. #define UCCE_CBPR 0x10000000
  86. #define UCCE_BSY 0x08000000
  87. #define UCCE_RXC 0x04000000
  88. #define UCCE_TXC 0x02000000
  89. #define UCCE_TXE 0x01000000
  90. #define UCCE_TXB7 0x00800000
  91. #define UCCE_TXB6 0x00400000
  92. #define UCCE_TXB5 0x00200000
  93. #define UCCE_TXB4 0x00100000
  94. #define UCCE_TXB3 0x00080000
  95. #define UCCE_TXB2 0x00040000
  96. #define UCCE_TXB1 0x00020000
  97. #define UCCE_TXB0 0x00010000
  98. #define UCCE_RXB7 0x00008000
  99. #define UCCE_RXB6 0x00004000
  100. #define UCCE_RXB5 0x00002000
  101. #define UCCE_RXB4 0x00001000
  102. #define UCCE_RXB3 0x00000800
  103. #define UCCE_RXB2 0x00000400
  104. #define UCCE_RXB1 0x00000200
  105. #define UCCE_RXB0 0x00000100
  106. #define UCCE_RXF7 0x00000080
  107. #define UCCE_RXF6 0x00000040
  108. #define UCCE_RXF5 0x00000020
  109. #define UCCE_RXF4 0x00000010
  110. #define UCCE_RXF3 0x00000008
  111. #define UCCE_RXF2 0x00000004
  112. #define UCCE_RXF1 0x00000002
  113. #define UCCE_RXF0 0x00000001
  114. #define UCCE_TXB (UCCE_TXB7 | UCCE_TXB6 | UCCE_TXB5 | UCCE_TXB4 | \
  115. UCCE_TXB3 | UCCE_TXB2 | UCCE_TXB1 | UCCE_TXB0)
  116. #define UCCE_RXB (UCCE_RXB7 | UCCE_RXB6 | UCCE_RXB5 | UCCE_RXB4 | \
  117. UCCE_RXB3 | UCCE_RXB2 | UCCE_RXB1 | UCCE_RXB0)
  118. #define UCCE_RXF (UCCE_RXF7 | UCCE_RXF6 | UCCE_RXF5 | UCCE_RXF4 | \
  119. UCCE_RXF3 | UCCE_RXF2 | UCCE_RXF1 | UCCE_RXF0)
  120. #define UCCE_OTHER (UCCE_SCAR | UCCE_GRA | UCCE_CBPR | UCCE_BSY | \
  121. UCCE_RXC | UCCE_TXC | UCCE_TXE)
  122. /* UEC TEMODR Register
  123. */
  124. #define TEMODER_SCHEDULER_ENABLE 0x2000
  125. #define TEMODER_IP_CHECKSUM_GENERATE 0x0400
  126. #define TEMODER_PERFORMANCE_OPTIMIZATION_MODE1 0x0200
  127. #define TEMODER_RMON_STATISTICS 0x0100
  128. #define TEMODER_NUM_OF_QUEUES_SHIFT (15-15)
  129. #define TEMODER_INIT_VALUE 0xc000
  130. /* UEC REMODR Register
  131. */
  132. #define REMODER_RX_RMON_STATISTICS_ENABLE 0x00001000
  133. #define REMODER_RX_EXTENDED_FEATURES 0x80000000
  134. #define REMODER_VLAN_OPERATION_TAGGED_SHIFT (31-9 )
  135. #define REMODER_VLAN_OPERATION_NON_TAGGED_SHIFT (31-10)
  136. #define REMODER_RX_QOS_MODE_SHIFT (31-15)
  137. #define REMODER_RMON_STATISTICS 0x00001000
  138. #define REMODER_RX_EXTENDED_FILTERING 0x00000800
  139. #define REMODER_NUM_OF_QUEUES_SHIFT (31-23)
  140. #define REMODER_DYNAMIC_MAX_FRAME_LENGTH 0x00000008
  141. #define REMODER_DYNAMIC_MIN_FRAME_LENGTH 0x00000004
  142. #define REMODER_IP_CHECKSUM_CHECK 0x00000002
  143. #define REMODER_IP_ADDRESS_ALIGNMENT 0x00000001
  144. #define REMODER_INIT_VALUE 0
  145. /* BMRx - Bus Mode Register */
  146. #define BMR_GLB 0x20
  147. #define BMR_BO_BE 0x10
  148. #define BMR_DTB_SECONDARY_BUS 0x02
  149. #define BMR_BDB_SECONDARY_BUS 0x01
  150. #define BMR_SHIFT 24
  151. #define BMR_INIT_VALUE (BMR_GLB | BMR_BO_BE)
  152. /* UEC UCCS (Ethernet Status Register)
  153. */
  154. #define UCCS_BPR 0x02
  155. #define UCCS_PAU 0x02
  156. #define UCCS_MPD 0x01
  157. /* UEC MIIMCFG (MII Management Configuration Register)
  158. */
  159. #define MIIMCFG_RESET_MANAGEMENT 0x80000000
  160. #define MIIMCFG_NO_PREAMBLE 0x00000010
  161. #define MIIMCFG_CLOCK_DIVIDE_SHIFT (31 - 31)
  162. #define MIIMCFG_CLOCK_DIVIDE_MASK 0x0000000f
  163. #define MIIMCFG_MANAGEMENT_CLOCK_DIVIDE_BY_4 0x00000001
  164. #define MIIMCFG_MANAGEMENT_CLOCK_DIVIDE_BY_6 0x00000002
  165. #define MIIMCFG_MANAGEMENT_CLOCK_DIVIDE_BY_8 0x00000003
  166. #define MIIMCFG_MANAGEMENT_CLOCK_DIVIDE_BY_10 0x00000004
  167. #define MIIMCFG_MANAGEMENT_CLOCK_DIVIDE_BY_14 0x00000005
  168. #define MIIMCFG_MANAGEMENT_CLOCK_DIVIDE_BY_20 0x00000006
  169. #define MIIMCFG_MANAGEMENT_CLOCK_DIVIDE_BY_28 0x00000007
  170. #define MIIMCFG_MNGMNT_CLC_DIV_INIT_VALUE \
  171. MIIMCFG_MANAGEMENT_CLOCK_DIVIDE_BY_10
  172. /* UEC MIIMCOM (MII Management Command Register)
  173. */
  174. #define MIIMCOM_SCAN_CYCLE 0x00000002 /* Scan cycle */
  175. #define MIIMCOM_READ_CYCLE 0x00000001 /* Read cycle */
  176. /* UEC MIIMADD (MII Management Address Register)
  177. */
  178. #define MIIMADD_PHY_ADDRESS_SHIFT (31 - 23)
  179. #define MIIMADD_PHY_REGISTER_SHIFT (31 - 31)
  180. /* UEC MIIMCON (MII Management Control Register)
  181. */
  182. #define MIIMCON_PHY_CONTROL_SHIFT (31 - 31)
  183. #define MIIMCON_PHY_STATUS_SHIFT (31 - 31)
  184. /* UEC MIIMIND (MII Management Indicator Register)
  185. */
  186. #define MIIMIND_NOT_VALID 0x00000004
  187. #define MIIMIND_SCAN 0x00000002
  188. #define MIIMIND_BUSY 0x00000001
  189. /* UEC UTBIPAR (Ten Bit Interface Physical Address Register)
  190. */
  191. #define UTBIPAR_PHY_ADDRESS_SHIFT (31 - 31)
  192. #define UTBIPAR_PHY_ADDRESS_MASK 0x0000001f
  193. /* UEC UESCR (Ethernet Statistics Control Register)
  194. */
  195. #define UESCR_AUTOZ 0x8000
  196. #define UESCR_CLRCNT 0x4000
  197. #define UESCR_MAXCOV_SHIFT (15 - 7)
  198. #define UESCR_SCOV_SHIFT (15 - 15)
  199. /****** Tx data struct collection ******/
  200. /* Tx thread data, each Tx thread has one this struct.
  201. */
  202. typedef struct uec_thread_data_tx {
  203. u8 res0[136];
  204. } __attribute__ ((packed)) uec_thread_data_tx_t;
  205. /* Tx thread parameter, each Tx thread has one this struct.
  206. */
  207. typedef struct uec_thread_tx_pram {
  208. u8 res0[64];
  209. } __attribute__ ((packed)) uec_thread_tx_pram_t;
  210. /* Send queue queue-descriptor, each Tx queue has one this QD
  211. */
  212. typedef struct uec_send_queue_qd {
  213. u32 bd_ring_base; /* pointer to BD ring base address */
  214. u8 res0[0x8];
  215. u32 last_bd_completed_address; /* last entry in BD ring */
  216. u8 res1[0x30];
  217. } __attribute__ ((packed)) uec_send_queue_qd_t;
  218. /* Send queue memory region */
  219. typedef struct uec_send_queue_mem_region {
  220. uec_send_queue_qd_t sqqd[MAX_TX_QUEUES];
  221. } __attribute__ ((packed)) uec_send_queue_mem_region_t;
  222. /* Scheduler struct
  223. */
  224. typedef struct uec_scheduler {
  225. u16 cpucount0; /* CPU packet counter */
  226. u16 cpucount1; /* CPU packet counter */
  227. u16 cecount0; /* QE packet counter */
  228. u16 cecount1; /* QE packet counter */
  229. u16 cpucount2; /* CPU packet counter */
  230. u16 cpucount3; /* CPU packet counter */
  231. u16 cecount2; /* QE packet counter */
  232. u16 cecount3; /* QE packet counter */
  233. u16 cpucount4; /* CPU packet counter */
  234. u16 cpucount5; /* CPU packet counter */
  235. u16 cecount4; /* QE packet counter */
  236. u16 cecount5; /* QE packet counter */
  237. u16 cpucount6; /* CPU packet counter */
  238. u16 cpucount7; /* CPU packet counter */
  239. u16 cecount6; /* QE packet counter */
  240. u16 cecount7; /* QE packet counter */
  241. u32 weightstatus[MAX_TX_QUEUES]; /* accumulated weight factor */
  242. u32 rtsrshadow; /* temporary variable handled by QE */
  243. u32 time; /* temporary variable handled by QE */
  244. u32 ttl; /* temporary variable handled by QE */
  245. u32 mblinterval; /* max burst length interval */
  246. u16 nortsrbytetime; /* normalized value of byte time in tsr units */
  247. u8 fracsiz;
  248. u8 res0[1];
  249. u8 strictpriorityq; /* Strict Priority Mask register */
  250. u8 txasap; /* Transmit ASAP register */
  251. u8 extrabw; /* Extra BandWidth register */
  252. u8 oldwfqmask; /* temporary variable handled by QE */
  253. u8 weightfactor[MAX_TX_QUEUES]; /**< weight factor for queues */
  254. u32 minw; /* temporary variable handled by QE */
  255. u8 res1[0x70-0x64];
  256. } __attribute__ ((packed)) uec_scheduler_t;
  257. /* Tx firmware counters
  258. */
  259. typedef struct uec_tx_firmware_statistics_pram {
  260. u32 sicoltx; /* single collision */
  261. u32 mulcoltx; /* multiple collision */
  262. u32 latecoltxfr; /* late collision */
  263. u32 frabortduecol; /* frames aborted due to tx collision */
  264. u32 frlostinmactxer; /* frames lost due to internal MAC error tx */
  265. u32 carriersenseertx; /* carrier sense error */
  266. u32 frtxok; /* frames transmitted OK */
  267. u32 txfrexcessivedefer;
  268. u32 txpkts256; /* total packets(including bad) 256~511 B */
  269. u32 txpkts512; /* total packets(including bad) 512~1023B */
  270. u32 txpkts1024; /* total packets(including bad) 1024~1518B */
  271. u32 txpktsjumbo; /* total packets(including bad) >1024 */
  272. } __attribute__ ((packed)) uec_tx_firmware_statistics_pram_t;
  273. /* Tx global parameter table
  274. */
  275. typedef struct uec_tx_global_pram {
  276. u16 temoder;
  277. u8 res0[0x38-0x02];
  278. u32 sqptr;
  279. u32 schedulerbasepointer;
  280. u32 txrmonbaseptr;
  281. u32 tstate;
  282. u8 iphoffset[MAX_IPH_OFFSET_ENTRY];
  283. u32 vtagtable[0x8];
  284. u32 tqptr;
  285. u8 res2[0x80-0x74];
  286. } __attribute__ ((packed)) uec_tx_global_pram_t;
  287. /****** Rx data struct collection ******/
  288. /* Rx thread data, each Rx thread has one this struct.
  289. */
  290. typedef struct uec_thread_data_rx {
  291. u8 res0[40];
  292. } __attribute__ ((packed)) uec_thread_data_rx_t;
  293. /* Rx thread parameter, each Rx thread has one this struct.
  294. */
  295. typedef struct uec_thread_rx_pram {
  296. u8 res0[128];
  297. } __attribute__ ((packed)) uec_thread_rx_pram_t;
  298. /* Rx firmware counters
  299. */
  300. typedef struct uec_rx_firmware_statistics_pram {
  301. u32 frrxfcser; /* frames with crc error */
  302. u32 fraligner; /* frames with alignment error */
  303. u32 inrangelenrxer; /* in range length error */
  304. u32 outrangelenrxer; /* out of range length error */
  305. u32 frtoolong; /* frame too long */
  306. u32 runt; /* runt */
  307. u32 verylongevent; /* very long event */
  308. u32 symbolerror; /* symbol error */
  309. u32 dropbsy; /* drop because of BD not ready */
  310. u8 res0[0x8];
  311. u32 mismatchdrop; /* drop because of MAC filtering */
  312. u32 underpkts; /* total frames less than 64 octets */
  313. u32 pkts256; /* total frames(including bad)256~511 B */
  314. u32 pkts512; /* total frames(including bad)512~1023 B */
  315. u32 pkts1024; /* total frames(including bad)1024~1518 B */
  316. u32 pktsjumbo; /* total frames(including bad) >1024 B */
  317. u32 frlossinmacer;
  318. u32 pausefr; /* pause frames */
  319. u8 res1[0x4];
  320. u32 removevlan;
  321. u32 replacevlan;
  322. u32 insertvlan;
  323. } __attribute__ ((packed)) uec_rx_firmware_statistics_pram_t;
  324. /* Rx interrupt coalescing entry, each Rx queue has one this entry.
  325. */
  326. typedef struct uec_rx_interrupt_coalescing_entry {
  327. u32 maxvalue;
  328. u32 counter;
  329. } __attribute__ ((packed)) uec_rx_interrupt_coalescing_entry_t;
  330. typedef struct uec_rx_interrupt_coalescing_table {
  331. uec_rx_interrupt_coalescing_entry_t entry[MAX_RX_QUEUES];
  332. } __attribute__ ((packed)) uec_rx_interrupt_coalescing_table_t;
  333. /* RxBD queue entry, each Rx queue has one this entry.
  334. */
  335. typedef struct uec_rx_bd_queues_entry {
  336. u32 bdbaseptr; /* BD base pointer */
  337. u32 bdptr; /* BD pointer */
  338. u32 externalbdbaseptr; /* external BD base pointer */
  339. u32 externalbdptr; /* external BD pointer */
  340. } __attribute__ ((packed)) uec_rx_bd_queues_entry_t;
  341. /* Rx global paramter table
  342. */
  343. typedef struct uec_rx_global_pram {
  344. u32 remoder; /* ethernet mode reg. */
  345. u32 rqptr; /* base pointer to the Rx Queues */
  346. u32 res0[0x1];
  347. u8 res1[0x20-0xC];
  348. u16 typeorlen;
  349. u8 res2[0x1];
  350. u8 rxgstpack; /* ack on GRACEFUL STOP RX command */
  351. u32 rxrmonbaseptr; /* Rx RMON statistics base */
  352. u8 res3[0x30-0x28];
  353. u32 intcoalescingptr; /* Interrupt coalescing table pointer */
  354. u8 res4[0x36-0x34];
  355. u8 rstate;
  356. u8 res5[0x46-0x37];
  357. u16 mrblr; /* max receive buffer length reg. */
  358. u32 rbdqptr; /* RxBD parameter table description */
  359. u16 mflr; /* max frame length reg. */
  360. u16 minflr; /* min frame length reg. */
  361. u16 maxd1; /* max dma1 length reg. */
  362. u16 maxd2; /* max dma2 length reg. */
  363. u32 ecamptr; /* external CAM address */
  364. u32 l2qt; /* VLAN priority mapping table. */
  365. u32 l3qt[0x8]; /* IP priority mapping table. */
  366. u16 vlantype; /* vlan type */
  367. u16 vlantci; /* default vlan tci */
  368. u8 addressfiltering[64];/* address filtering data structure */
  369. u32 exfGlobalParam; /* extended filtering global parameters */
  370. u8 res6[0x100-0xC4]; /* Initialize to zero */
  371. } __attribute__ ((packed)) uec_rx_global_pram_t;
  372. #define GRACEFUL_STOP_ACKNOWLEDGE_RX 0x01
  373. /****** UEC common ******/
  374. /* UCC statistics - hardware counters
  375. */
  376. typedef struct uec_hardware_statistics {
  377. u32 tx64;
  378. u32 tx127;
  379. u32 tx255;
  380. u32 rx64;
  381. u32 rx127;
  382. u32 rx255;
  383. u32 txok;
  384. u16 txcf;
  385. u32 tmca;
  386. u32 tbca;
  387. u32 rxfok;
  388. u32 rxbok;
  389. u32 rbyt;
  390. u32 rmca;
  391. u32 rbca;
  392. } __attribute__ ((packed)) uec_hardware_statistics_t;
  393. /* InitEnet command parameter
  394. */
  395. typedef struct uec_init_cmd_pram {
  396. u8 resinit0;
  397. u8 resinit1;
  398. u8 resinit2;
  399. u8 resinit3;
  400. u16 resinit4;
  401. u8 res1[0x1];
  402. u8 largestexternallookupkeysize;
  403. u32 rgftgfrxglobal;
  404. u32 rxthread[MAX_ENET_INIT_PARAM_ENTRIES_RX]; /* rx threads */
  405. u8 res2[0x38 - 0x30];
  406. u32 txglobal; /* tx global */
  407. u32 txthread[MAX_ENET_INIT_PARAM_ENTRIES_TX]; /* tx threads */
  408. u8 res3[0x1];
  409. } __attribute__ ((packed)) uec_init_cmd_pram_t;
  410. #define ENET_INIT_PARAM_RGF_SHIFT (32 - 4)
  411. #define ENET_INIT_PARAM_TGF_SHIFT (32 - 8)
  412. #define ENET_INIT_PARAM_RISC_MASK 0x0000003f
  413. #define ENET_INIT_PARAM_PTR_MASK 0x00ffffc0
  414. #define ENET_INIT_PARAM_SNUM_MASK 0xff000000
  415. #define ENET_INIT_PARAM_SNUM_SHIFT 24
  416. #define ENET_INIT_PARAM_MAGIC_RES_INIT0 0x06
  417. #define ENET_INIT_PARAM_MAGIC_RES_INIT1 0x30
  418. #define ENET_INIT_PARAM_MAGIC_RES_INIT2 0xff
  419. #define ENET_INIT_PARAM_MAGIC_RES_INIT3 0x00
  420. #define ENET_INIT_PARAM_MAGIC_RES_INIT4 0x0400
  421. /* structure representing 82xx Address Filtering Enet Address in PRAM
  422. */
  423. typedef struct uec_82xx_enet_address {
  424. u8 res1[0x2];
  425. u16 h; /* address (MSB) */
  426. u16 m; /* address */
  427. u16 l; /* address (LSB) */
  428. } __attribute__ ((packed)) uec_82xx_enet_address_t;
  429. /* structure representing 82xx Address Filtering PRAM
  430. */
  431. typedef struct uec_82xx_address_filtering_pram {
  432. u32 iaddr_h; /* individual address filter, high */
  433. u32 iaddr_l; /* individual address filter, low */
  434. u32 gaddr_h; /* group address filter, high */
  435. u32 gaddr_l; /* group address filter, low */
  436. uec_82xx_enet_address_t taddr;
  437. uec_82xx_enet_address_t paddr[4];
  438. u8 res0[0x40-0x38];
  439. } __attribute__ ((packed)) uec_82xx_address_filtering_pram_t;
  440. /* Buffer Descriptor
  441. */
  442. typedef struct buffer_descriptor {
  443. u16 status;
  444. u16 len;
  445. u32 data;
  446. } __attribute__ ((packed)) qe_bd_t, *p_bd_t;
  447. #define SIZEOFBD sizeof(qe_bd_t)
  448. /* Common BD flags
  449. */
  450. #define BD_WRAP 0x2000
  451. #define BD_INT 0x1000
  452. #define BD_LAST 0x0800
  453. #define BD_CLEAN 0x3000
  454. /* TxBD status flags
  455. */
  456. #define TxBD_READY 0x8000
  457. #define TxBD_PADCRC 0x4000
  458. #define TxBD_WRAP BD_WRAP
  459. #define TxBD_INT BD_INT
  460. #define TxBD_LAST BD_LAST
  461. #define TxBD_TXCRC 0x0400
  462. #define TxBD_DEF 0x0200
  463. #define TxBD_PP 0x0100
  464. #define TxBD_LC 0x0080
  465. #define TxBD_RL 0x0040
  466. #define TxBD_RC 0x003C
  467. #define TxBD_UNDERRUN 0x0002
  468. #define TxBD_TRUNC 0x0001
  469. #define TxBD_ERROR (TxBD_UNDERRUN | TxBD_TRUNC)
  470. /* RxBD status flags
  471. */
  472. #define RxBD_EMPTY 0x8000
  473. #define RxBD_OWNER 0x4000
  474. #define RxBD_WRAP BD_WRAP
  475. #define RxBD_INT BD_INT
  476. #define RxBD_LAST BD_LAST
  477. #define RxBD_FIRST 0x0400
  478. #define RxBD_CMR 0x0200
  479. #define RxBD_MISS 0x0100
  480. #define RxBD_BCAST 0x0080
  481. #define RxBD_MCAST 0x0040
  482. #define RxBD_LG 0x0020
  483. #define RxBD_NO 0x0010
  484. #define RxBD_SHORT 0x0008
  485. #define RxBD_CRCERR 0x0004
  486. #define RxBD_OVERRUN 0x0002
  487. #define RxBD_IPCH 0x0001
  488. #define RxBD_ERROR (RxBD_LG | RxBD_NO | RxBD_SHORT | \
  489. RxBD_CRCERR | RxBD_OVERRUN)
  490. /* BD access macros
  491. */
  492. #define BD_STATUS(_bd) (((p_bd_t)(_bd))->status)
  493. #define BD_STATUS_SET(_bd, _val) (((p_bd_t)(_bd))->status = _val)
  494. #define BD_LENGTH(_bd) (((p_bd_t)(_bd))->len)
  495. #define BD_LENGTH_SET(_bd, _val) (((p_bd_t)(_bd))->len = _val)
  496. #define BD_DATA_CLEAR(_bd) (((p_bd_t)(_bd))->data = 0)
  497. #define BD_IS_DATA(_bd) (((p_bd_t)(_bd))->data)
  498. #define BD_DATA(_bd) ((u8 *)(((p_bd_t)(_bd))->data))
  499. #define BD_DATA_SET(_bd, _data) (((p_bd_t)(_bd))->data = (u32)(_data))
  500. #define BD_ADVANCE(_bd,_status,_base) \
  501. (((_status) & BD_WRAP) ? (_bd) = ((p_bd_t)(_base)) : ++(_bd))
  502. /* Rx Prefetched BDs
  503. */
  504. typedef struct uec_rx_prefetched_bds {
  505. qe_bd_t bd[MAX_PREFETCHED_BDS]; /* prefetched bd */
  506. } __attribute__ ((packed)) uec_rx_prefetched_bds_t;
  507. /* Alignments
  508. */
  509. #define UEC_RX_GLOBAL_PRAM_ALIGNMENT 64
  510. #define UEC_TX_GLOBAL_PRAM_ALIGNMENT 64
  511. #define UEC_THREAD_RX_PRAM_ALIGNMENT 128
  512. #define UEC_THREAD_TX_PRAM_ALIGNMENT 64
  513. #define UEC_THREAD_DATA_ALIGNMENT 256
  514. #define UEC_SEND_QUEUE_QUEUE_DESCRIPTOR_ALIGNMENT 32
  515. #define UEC_SCHEDULER_ALIGNMENT 4
  516. #define UEC_TX_STATISTICS_ALIGNMENT 4
  517. #define UEC_RX_STATISTICS_ALIGNMENT 4
  518. #define UEC_RX_INTERRUPT_COALESCING_ALIGNMENT 4
  519. #define UEC_RX_BD_QUEUES_ALIGNMENT 8
  520. #define UEC_RX_PREFETCHED_BDS_ALIGNMENT 128
  521. #define UEC_RX_EXTENDED_FILTERING_GLOBAL_PARAMETERS_ALIGNMENT 4
  522. #define UEC_RX_BD_RING_ALIGNMENT 32
  523. #define UEC_TX_BD_RING_ALIGNMENT 32
  524. #define UEC_MRBLR_ALIGNMENT 128
  525. #define UEC_RX_BD_RING_SIZE_ALIGNMENT 4
  526. #define UEC_TX_BD_RING_SIZE_MEMORY_ALIGNMENT 32
  527. #define UEC_RX_DATA_BUF_ALIGNMENT 64
  528. #define UEC_VLAN_PRIORITY_MAX 8
  529. #define UEC_IP_PRIORITY_MAX 64
  530. #define UEC_TX_VTAG_TABLE_ENTRY_MAX 8
  531. #define UEC_RX_BD_RING_SIZE_MIN 8
  532. #define UEC_TX_BD_RING_SIZE_MIN 2
  533. /* Ethernet speed
  534. */
  535. typedef enum enet_speed {
  536. ENET_SPEED_10BT, /* 10 Base T */
  537. ENET_SPEED_100BT, /* 100 Base T */
  538. ENET_SPEED_1000BT /* 1000 Base T */
  539. } enet_speed_e;
  540. /* Ethernet Address Type.
  541. */
  542. typedef enum enet_addr_type {
  543. ENET_ADDR_TYPE_INDIVIDUAL,
  544. ENET_ADDR_TYPE_GROUP,
  545. ENET_ADDR_TYPE_BROADCAST
  546. } enet_addr_type_e;
  547. /* TBI / MII Set Register
  548. */
  549. typedef enum enet_tbi_mii_reg {
  550. ENET_TBI_MII_CR = 0x00,
  551. ENET_TBI_MII_SR = 0x01,
  552. ENET_TBI_MII_ANA = 0x04,
  553. ENET_TBI_MII_ANLPBPA = 0x05,
  554. ENET_TBI_MII_ANEX = 0x06,
  555. ENET_TBI_MII_ANNPT = 0x07,
  556. ENET_TBI_MII_ANLPANP = 0x08,
  557. ENET_TBI_MII_EXST = 0x0F,
  558. ENET_TBI_MII_JD = 0x10,
  559. ENET_TBI_MII_TBICON = 0x11
  560. } enet_tbi_mii_reg_e;
  561. /* TBI MDIO register bit fields*/
  562. #define TBICON_CLK_SELECT 0x0020
  563. #define TBIANA_ASYMMETRIC_PAUSE 0x0100
  564. #define TBIANA_SYMMETRIC_PAUSE 0x0080
  565. #define TBIANA_HALF_DUPLEX 0x0040
  566. #define TBIANA_FULL_DUPLEX 0x0020
  567. #define TBICR_PHY_RESET 0x8000
  568. #define TBICR_ANEG_ENABLE 0x1000
  569. #define TBICR_RESTART_ANEG 0x0200
  570. #define TBICR_FULL_DUPLEX 0x0100
  571. #define TBICR_SPEED1_SET 0x0040
  572. #define TBIANA_SETTINGS ( \
  573. TBIANA_ASYMMETRIC_PAUSE \
  574. | TBIANA_SYMMETRIC_PAUSE \
  575. | TBIANA_FULL_DUPLEX \
  576. )
  577. #define TBICR_SETTINGS ( \
  578. TBICR_PHY_RESET \
  579. | TBICR_ANEG_ENABLE \
  580. | TBICR_FULL_DUPLEX \
  581. | TBICR_SPEED1_SET \
  582. )
  583. /* UEC number of threads
  584. */
  585. typedef enum uec_num_of_threads {
  586. UEC_NUM_OF_THREADS_1 = 0x1, /* 1 */
  587. UEC_NUM_OF_THREADS_2 = 0x2, /* 2 */
  588. UEC_NUM_OF_THREADS_4 = 0x0, /* 4 */
  589. UEC_NUM_OF_THREADS_6 = 0x3, /* 6 */
  590. UEC_NUM_OF_THREADS_8 = 0x4 /* 8 */
  591. } uec_num_of_threads_e;
  592. /* UEC ethernet interface type
  593. */
  594. typedef enum enet_interface {
  595. ENET_10_MII,
  596. ENET_10_RMII,
  597. ENET_10_RGMII,
  598. ENET_100_MII,
  599. ENET_100_RMII,
  600. ENET_100_RGMII,
  601. ENET_1000_GMII,
  602. ENET_1000_RGMII,
  603. ENET_1000_RGMII_ID,
  604. ENET_1000_RGMII_RXID,
  605. ENET_1000_TBI,
  606. ENET_1000_RTBI,
  607. ENET_1000_SGMII
  608. } enet_interface_e;
  609. /* UEC initialization info struct
  610. */
  611. #define STD_UEC_INFO(num) \
  612. { \
  613. .uf_info = { \
  614. .ucc_num = CONFIG_SYS_UEC##num##_UCC_NUM,\
  615. .rx_clock = CONFIG_SYS_UEC##num##_RX_CLK, \
  616. .tx_clock = CONFIG_SYS_UEC##num##_TX_CLK, \
  617. .eth_type = CONFIG_SYS_UEC##num##_ETH_TYPE,\
  618. }, \
  619. .num_threads_tx = UEC_NUM_OF_THREADS_1, \
  620. .num_threads_rx = UEC_NUM_OF_THREADS_1, \
  621. .risc_tx = QE_RISC_ALLOCATION_RISC1_AND_RISC2, \
  622. .risc_rx = QE_RISC_ALLOCATION_RISC1_AND_RISC2, \
  623. .tx_bd_ring_len = 16, \
  624. .rx_bd_ring_len = 16, \
  625. .phy_address = CONFIG_SYS_UEC##num##_PHY_ADDR, \
  626. .enet_interface = CONFIG_SYS_UEC##num##_INTERFACE_MODE, \
  627. }
  628. typedef struct uec_info {
  629. ucc_fast_info_t uf_info;
  630. uec_num_of_threads_e num_threads_tx;
  631. uec_num_of_threads_e num_threads_rx;
  632. unsigned int risc_tx;
  633. unsigned int risc_rx;
  634. u16 rx_bd_ring_len;
  635. u16 tx_bd_ring_len;
  636. u8 phy_address;
  637. enet_interface_e enet_interface;
  638. } uec_info_t;
  639. /* UEC driver initialized info
  640. */
  641. #define MAX_RXBUF_LEN 1536
  642. #define MAX_FRAME_LEN 1518
  643. #define MIN_FRAME_LEN 64
  644. #define MAX_DMA1_LEN 1520
  645. #define MAX_DMA2_LEN 1520
  646. /* UEC driver private struct
  647. */
  648. typedef struct uec_private {
  649. uec_info_t *uec_info;
  650. ucc_fast_private_t *uccf;
  651. struct eth_device *dev;
  652. uec_t *uec_regs;
  653. uec_mii_t *uec_mii_regs;
  654. /* enet init command parameter */
  655. uec_init_cmd_pram_t *p_init_enet_param;
  656. u32 init_enet_param_offset;
  657. /* Rx and Tx paramter */
  658. uec_rx_global_pram_t *p_rx_glbl_pram;
  659. u32 rx_glbl_pram_offset;
  660. uec_tx_global_pram_t *p_tx_glbl_pram;
  661. u32 tx_glbl_pram_offset;
  662. uec_send_queue_mem_region_t *p_send_q_mem_reg;
  663. u32 send_q_mem_reg_offset;
  664. uec_thread_data_tx_t *p_thread_data_tx;
  665. u32 thread_dat_tx_offset;
  666. uec_thread_data_rx_t *p_thread_data_rx;
  667. u32 thread_dat_rx_offset;
  668. uec_rx_bd_queues_entry_t *p_rx_bd_qs_tbl;
  669. u32 rx_bd_qs_tbl_offset;
  670. /* BDs specific */
  671. u8 *p_tx_bd_ring;
  672. u32 tx_bd_ring_offset;
  673. u8 *p_rx_bd_ring;
  674. u32 rx_bd_ring_offset;
  675. u8 *p_rx_buf;
  676. u32 rx_buf_offset;
  677. volatile qe_bd_t *txBd;
  678. volatile qe_bd_t *rxBd;
  679. /* Status */
  680. int mac_tx_enabled;
  681. int mac_rx_enabled;
  682. int grace_stopped_tx;
  683. int grace_stopped_rx;
  684. int the_first_run;
  685. /* PHY specific */
  686. struct uec_mii_info *mii_info;
  687. int oldspeed;
  688. int oldduplex;
  689. int oldlink;
  690. } uec_private_t;
  691. int uec_initialize(bd_t *bis, uec_info_t *uec_info);
  692. int uec_eth_init(bd_t *bis, uec_info_t *uecs, int num);
  693. int uec_standard_init(bd_t *bis);
  694. #endif /* __UEC_H__ */