4xx_enet.c 61 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071
  1. /*-----------------------------------------------------------------------------+
  2. *
  3. * This source code has been made available to you by IBM on an AS-IS
  4. * basis. Anyone receiving this source is licensed under IBM
  5. * copyrights to use it in any way he or she deems fit, including
  6. * copying it, modifying it, compiling it, and redistributing it either
  7. * with or without modifications. No license under IBM patents or
  8. * patent applications is to be implied by the copyright license.
  9. *
  10. * Any user of this software should understand that IBM cannot provide
  11. * technical support for this software and will not be responsible for
  12. * any consequences resulting from the use of this software.
  13. *
  14. * Any person who transfers this source code or any derivative work
  15. * must include the IBM copyright notice, this paragraph, and the
  16. * preceding two paragraphs in the transferred software.
  17. *
  18. * COPYRIGHT I B M CORPORATION 1995
  19. * LICENSED MATERIAL - PROGRAM PROPERTY OF I B M
  20. *-----------------------------------------------------------------------------*/
  21. /*-----------------------------------------------------------------------------+
  22. *
  23. * File Name: enetemac.c
  24. *
  25. * Function: Device driver for the ethernet EMAC3 macro on the 405GP.
  26. *
  27. * Author: Mark Wisner
  28. *
  29. * Change Activity-
  30. *
  31. * Date Description of Change BY
  32. * --------- --------------------- ---
  33. * 05-May-99 Created MKW
  34. * 27-Jun-99 Clean up JWB
  35. * 16-Jul-99 Added MAL error recovery and better IP packet handling MKW
  36. * 29-Jul-99 Added Full duplex support MKW
  37. * 06-Aug-99 Changed names for Mal CR reg MKW
  38. * 23-Aug-99 Turned off SYE when running at 10Mbs MKW
  39. * 24-Aug-99 Marked descriptor empty after call_xlc MKW
  40. * 07-Sep-99 Set MAL RX buffer size reg to ENET_MAX_MTU_ALIGNED / 16 MCG
  41. * to avoid chaining maximum sized packets. Push starting
  42. * RX descriptor address up to the next cache line boundary.
  43. * 16-Jan-00 Added support for booting with IP of 0x0 MKW
  44. * 15-Mar-00 Updated enetInit() to enable broadcast addresses in the
  45. * EMAC_RXM register. JWB
  46. * 12-Mar-01 anne-sophie.harnois@nextream.fr
  47. * - Variables are compatible with those already defined in
  48. * include/net.h
  49. * - Receive buffer descriptor ring is used to send buffers
  50. * to the user
  51. * - Info print about send/received/handled packet number if
  52. * INFO_405_ENET is set
  53. * 17-Apr-01 stefan.roese@esd-electronics.com
  54. * - MAL reset in "eth_halt" included
  55. * - Enet speed and duplex output now in one line
  56. * 08-May-01 stefan.roese@esd-electronics.com
  57. * - MAL error handling added (eth_init called again)
  58. * 13-Nov-01 stefan.roese@esd-electronics.com
  59. * - Set IST bit in EMAC_M1 reg upon 100MBit or full duplex
  60. * 04-Jan-02 stefan.roese@esd-electronics.com
  61. * - Wait for PHY auto negotiation to complete added
  62. * 06-Feb-02 stefan.roese@esd-electronics.com
  63. * - Bug fixed in waiting for auto negotiation to complete
  64. * 26-Feb-02 stefan.roese@esd-electronics.com
  65. * - rx and tx buffer descriptors now allocated (no fixed address
  66. * used anymore)
  67. * 17-Jun-02 stefan.roese@esd-electronics.com
  68. * - MAL error debug printf 'M' removed (rx de interrupt may
  69. * occur upon many incoming packets with only 4 rx buffers).
  70. *-----------------------------------------------------------------------------*
  71. * 17-Nov-03 travis.sawyer@sandburst.com
  72. * - ported from 405gp_enet.c to utilized upto 4 EMAC ports
  73. * in the 440GX. This port should work with the 440GP
  74. * (2 EMACs) also
  75. * 15-Aug-05 sr@denx.de
  76. * - merged 405gp_enet.c and 440gx_enet.c to generic 4xx_enet.c
  77. now handling all 4xx cpu's.
  78. *-----------------------------------------------------------------------------*/
  79. #include <config.h>
  80. #include <common.h>
  81. #include <net.h>
  82. #include <asm/processor.h>
  83. #include <asm/io.h>
  84. #include <asm/cache.h>
  85. #include <asm/mmu.h>
  86. #include <commproc.h>
  87. #include <ppc4xx.h>
  88. #include <ppc4xx_enet.h>
  89. #include <405_mal.h>
  90. #include <miiphy.h>
  91. #include <malloc.h>
  92. #if !(defined(CONFIG_MII) || defined(CONFIG_CMD_MII))
  93. #error "CONFIG_MII has to be defined!"
  94. #endif
  95. #if defined(CONFIG_NETCONSOLE) && !defined(CONFIG_NET_MULTI)
  96. #error "CONFIG_NET_MULTI has to be defined for NetConsole"
  97. #endif
  98. #define EMAC_RESET_TIMEOUT 1000 /* 1000 ms reset timeout */
  99. #define PHY_AUTONEGOTIATE_TIMEOUT 5000 /* 5000 ms autonegotiate timeout */
  100. /* Ethernet Transmit and Receive Buffers */
  101. /* AS.HARNOIS
  102. * In the same way ENET_MAX_MTU and ENET_MAX_MTU_ALIGNED are set from
  103. * PKTSIZE and PKTSIZE_ALIGN (include/net.h)
  104. */
  105. #define ENET_MAX_MTU PKTSIZE
  106. #define ENET_MAX_MTU_ALIGNED PKTSIZE_ALIGN
  107. /*-----------------------------------------------------------------------------+
  108. * Defines for MAL/EMAC interrupt conditions as reported in the UIC (Universal
  109. * Interrupt Controller).
  110. *-----------------------------------------------------------------------------*/
  111. #define ETH_IRQ_NUM(dev) (VECNUM_ETH0 + ((dev) * VECNUM_ETH1_OFFS))
  112. #if defined(CONFIG_HAS_ETH3)
  113. #if !defined(CONFIG_440GX)
  114. #define UIC_ETHx (UIC_MASK(ETH_IRQ_NUM(0)) || UIC_MASK(ETH_IRQ_NUM(1)) || \
  115. UIC_MASK(ETH_IRQ_NUM(2)) || UIC_MASK(ETH_IRQ_NUM(3)))
  116. #else
  117. /* Unfortunately 440GX spreads EMAC interrupts on multiple UIC's */
  118. #define UIC_ETHx (UIC_MASK(ETH_IRQ_NUM(0)) || UIC_MASK(ETH_IRQ_NUM(1)))
  119. #define UIC_ETHxB (UIC_MASK(ETH_IRQ_NUM(2)) || UIC_MASK(ETH_IRQ_NUM(3)))
  120. #endif /* !defined(CONFIG_440GX) */
  121. #elif defined(CONFIG_HAS_ETH2)
  122. #define UIC_ETHx (UIC_MASK(ETH_IRQ_NUM(0)) || UIC_MASK(ETH_IRQ_NUM(1)) || \
  123. UIC_MASK(ETH_IRQ_NUM(2)))
  124. #elif defined(CONFIG_HAS_ETH1)
  125. #define UIC_ETHx (UIC_MASK(ETH_IRQ_NUM(0)) || UIC_MASK(ETH_IRQ_NUM(1)))
  126. #else
  127. #define UIC_ETHx UIC_MASK(ETH_IRQ_NUM(0))
  128. #endif
  129. /*
  130. * Define a default version for UIC_ETHxB for non 440GX so that we can
  131. * use common code for all 4xx variants
  132. */
  133. #if !defined(UIC_ETHxB)
  134. #define UIC_ETHxB 0
  135. #endif
  136. #define UIC_MAL_SERR UIC_MASK(VECNUM_MAL_SERR)
  137. #define UIC_MAL_TXDE UIC_MASK(VECNUM_MAL_TXDE)
  138. #define UIC_MAL_RXDE UIC_MASK(VECNUM_MAL_RXDE)
  139. #define UIC_MAL_TXEOB UIC_MASK(VECNUM_MAL_TXEOB)
  140. #define UIC_MAL_RXEOB UIC_MASK(VECNUM_MAL_RXEOB)
  141. #define MAL_UIC_ERR (UIC_MAL_SERR | UIC_MAL_TXDE | UIC_MAL_RXDE)
  142. #define MAL_UIC_DEF (UIC_MAL_RXEOB | MAL_UIC_ERR)
  143. /*
  144. * We have 3 different interrupt types:
  145. * - MAL interrupts indicating successful transfer
  146. * - MAL error interrupts indicating MAL related errors
  147. * - EMAC interrupts indicating EMAC related errors
  148. *
  149. * All those interrupts can be on different UIC's, but since
  150. * now at least all interrupts from one type are on the same
  151. * UIC. Only exception is 440GX where the EMAC interrupts are
  152. * spread over two UIC's!
  153. */
  154. #if defined(CONFIG_440GX)
  155. #define UIC_BASE_MAL UIC1_DCR_BASE
  156. #define UIC_BASE_MAL_ERR UIC2_DCR_BASE
  157. #define UIC_BASE_EMAC UIC2_DCR_BASE
  158. #define UIC_BASE_EMAC_B UIC3_DCR_BASE
  159. #else
  160. #define UIC_BASE_MAL (UIC0_DCR_BASE + (UIC_NR(VECNUM_MAL_TXEOB) * 0x10))
  161. #define UIC_BASE_MAL_ERR (UIC0_DCR_BASE + (UIC_NR(VECNUM_MAL_SERR) * 0x10))
  162. #define UIC_BASE_EMAC (UIC0_DCR_BASE + (UIC_NR(ETH_IRQ_NUM(0)) * 0x10))
  163. #define UIC_BASE_EMAC_B (UIC0_DCR_BASE + (UIC_NR(ETH_IRQ_NUM(0)) * 0x10))
  164. #endif
  165. #undef INFO_4XX_ENET
  166. #define BI_PHYMODE_NONE 0
  167. #define BI_PHYMODE_ZMII 1
  168. #define BI_PHYMODE_RGMII 2
  169. #define BI_PHYMODE_GMII 3
  170. #define BI_PHYMODE_RTBI 4
  171. #define BI_PHYMODE_TBI 5
  172. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  173. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  174. defined(CONFIG_405EX)
  175. #define BI_PHYMODE_SMII 6
  176. #define BI_PHYMODE_MII 7
  177. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  178. #define BI_PHYMODE_RMII 8
  179. #endif
  180. #endif
  181. #define BI_PHYMODE_SGMII 9
  182. #if defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  183. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  184. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  185. defined(CONFIG_405EX)
  186. #define SDR0_MFR_ETH_CLK_SEL_V(n) ((0x01<<27) / (n+1))
  187. #endif
  188. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  189. #define SDR0_ETH_CFG_CLK_SEL_V(n) (0x01 << (8 + n))
  190. #endif
  191. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  192. #define MAL_RX_CHAN_MUL 8 /* 460EX/GT uses MAL channel 8 for EMAC1 */
  193. #else
  194. #define MAL_RX_CHAN_MUL 1
  195. #endif
  196. /*--------------------------------------------------------------------+
  197. * Fixed PHY (PHY-less) support for Ethernet Ports.
  198. *--------------------------------------------------------------------*/
  199. /*
  200. * Some boards do not have a PHY for each ethernet port. These ports
  201. * are known as Fixed PHY (or PHY-less) ports. For such ports, set
  202. * the appropriate CONFIG_PHY_ADDR equal to CONFIG_FIXED_PHY and
  203. * then define CONFIG_SYS_FIXED_PHY_PORTS to define what the speed and
  204. * duplex should be for these ports in the board configuration
  205. * file.
  206. *
  207. * For Example:
  208. * #define CONFIG_FIXED_PHY 0xFFFFFFFF
  209. *
  210. * #define CONFIG_PHY_ADDR CONFIG_FIXED_PHY
  211. * #define CONFIG_PHY1_ADDR 1
  212. * #define CONFIG_PHY2_ADDR CONFIG_FIXED_PHY
  213. * #define CONFIG_PHY3_ADDR 3
  214. *
  215. * #define CONFIG_SYS_FIXED_PHY_PORT(devnum,speed,duplex) \
  216. * {devnum, speed, duplex},
  217. *
  218. * #define CONFIG_SYS_FIXED_PHY_PORTS \
  219. * CONFIG_SYS_FIXED_PHY_PORT(0,1000,FULL) \
  220. * CONFIG_SYS_FIXED_PHY_PORT(2,100,HALF)
  221. */
  222. #ifndef CONFIG_FIXED_PHY
  223. #define CONFIG_FIXED_PHY 0xFFFFFFFF /* Fixed PHY (PHY-less) */
  224. #endif
  225. #ifndef CONFIG_SYS_FIXED_PHY_PORTS
  226. #define CONFIG_SYS_FIXED_PHY_PORTS /* default is an empty array */
  227. #endif
  228. struct fixed_phy_port {
  229. unsigned int devnum; /* ethernet port */
  230. unsigned int speed; /* specified speed 10,100 or 1000 */
  231. unsigned int duplex; /* specified duplex FULL or HALF */
  232. };
  233. static const struct fixed_phy_port fixed_phy_port[] = {
  234. CONFIG_SYS_FIXED_PHY_PORTS /* defined in board configuration file */
  235. };
  236. /*-----------------------------------------------------------------------------+
  237. * Global variables. TX and RX descriptors and buffers.
  238. *-----------------------------------------------------------------------------*/
  239. /*
  240. * Get count of EMAC devices (doesn't have to be the max. possible number
  241. * supported by the cpu)
  242. *
  243. * CONFIG_BOARD_EMAC_COUNT added so now a "dynamic" way to configure the
  244. * EMAC count is possible. As it is needed for the Kilauea/Haleakala
  245. * 405EX/405EXr eval board, using the same binary.
  246. */
  247. #if defined(CONFIG_BOARD_EMAC_COUNT)
  248. #define LAST_EMAC_NUM board_emac_count()
  249. #else /* CONFIG_BOARD_EMAC_COUNT */
  250. #if defined(CONFIG_HAS_ETH3)
  251. #define LAST_EMAC_NUM 4
  252. #elif defined(CONFIG_HAS_ETH2)
  253. #define LAST_EMAC_NUM 3
  254. #elif defined(CONFIG_HAS_ETH1)
  255. #define LAST_EMAC_NUM 2
  256. #else
  257. #define LAST_EMAC_NUM 1
  258. #endif
  259. #endif /* CONFIG_BOARD_EMAC_COUNT */
  260. /* normal boards start with EMAC0 */
  261. #if !defined(CONFIG_EMAC_NR_START)
  262. #define CONFIG_EMAC_NR_START 0
  263. #endif
  264. #define MAL_RX_DESC_SIZE 2048
  265. #define MAL_TX_DESC_SIZE 2048
  266. #define MAL_ALLOC_SIZE (MAL_TX_DESC_SIZE + MAL_RX_DESC_SIZE)
  267. /*-----------------------------------------------------------------------------+
  268. * Prototypes and externals.
  269. *-----------------------------------------------------------------------------*/
  270. static void enet_rcv (struct eth_device *dev, unsigned long malisr);
  271. int enetInt (struct eth_device *dev);
  272. static void mal_err (struct eth_device *dev, unsigned long isr,
  273. unsigned long uic, unsigned long maldef,
  274. unsigned long mal_errr);
  275. static void emac_err (struct eth_device *dev, unsigned long isr);
  276. extern int phy_setup_aneg (char *devname, unsigned char addr);
  277. extern int emac4xx_miiphy_read (char *devname, unsigned char addr,
  278. unsigned char reg, unsigned short *value);
  279. extern int emac4xx_miiphy_write (char *devname, unsigned char addr,
  280. unsigned char reg, unsigned short value);
  281. int board_emac_count(void);
  282. static void emac_loopback_enable(EMAC_4XX_HW_PST hw_p)
  283. {
  284. #if defined(CONFIG_440SPE) || \
  285. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  286. defined(CONFIG_405EX)
  287. u32 val;
  288. mfsdr(sdr_mfr, val);
  289. val |= SDR0_MFR_ETH_CLK_SEL_V(hw_p->devnum);
  290. mtsdr(sdr_mfr, val);
  291. #elif defined(CONFIG_460EX) || defined(CONFIG_460GT)
  292. u32 val;
  293. mfsdr(SDR0_ETH_CFG, val);
  294. val |= SDR0_ETH_CFG_CLK_SEL_V(hw_p->devnum);
  295. mtsdr(SDR0_ETH_CFG, val);
  296. #endif
  297. }
  298. static void emac_loopback_disable(EMAC_4XX_HW_PST hw_p)
  299. {
  300. #if defined(CONFIG_440SPE) || \
  301. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  302. defined(CONFIG_405EX)
  303. u32 val;
  304. mfsdr(sdr_mfr, val);
  305. val &= ~SDR0_MFR_ETH_CLK_SEL_V(hw_p->devnum);
  306. mtsdr(sdr_mfr, val);
  307. #elif defined(CONFIG_460EX) || defined(CONFIG_460GT)
  308. u32 val;
  309. mfsdr(SDR0_ETH_CFG, val);
  310. val &= ~SDR0_ETH_CFG_CLK_SEL_V(hw_p->devnum);
  311. mtsdr(SDR0_ETH_CFG, val);
  312. #endif
  313. }
  314. /*-----------------------------------------------------------------------------+
  315. | ppc_4xx_eth_halt
  316. | Disable MAL channel, and EMACn
  317. +-----------------------------------------------------------------------------*/
  318. static void ppc_4xx_eth_halt (struct eth_device *dev)
  319. {
  320. EMAC_4XX_HW_PST hw_p = dev->priv;
  321. u32 val = 10000;
  322. out_be32((void *)EMAC_IER + hw_p->hw_addr, 0x00000000); /* disable emac interrupts */
  323. /* 1st reset MAL channel */
  324. /* Note: writing a 0 to a channel has no effect */
  325. #if defined(CONFIG_405EP) || defined(CONFIG_440EP) || defined(CONFIG_440GR)
  326. mtdcr (maltxcarr, (MAL_CR_MMSR >> (hw_p->devnum * 2)));
  327. #else
  328. mtdcr (maltxcarr, (MAL_CR_MMSR >> hw_p->devnum));
  329. #endif
  330. mtdcr (malrxcarr, (MAL_CR_MMSR >> hw_p->devnum));
  331. /* wait for reset */
  332. while (mfdcr (malrxcasr) & (MAL_CR_MMSR >> hw_p->devnum)) {
  333. udelay (1000); /* Delay 1 MS so as not to hammer the register */
  334. val--;
  335. if (val == 0)
  336. break;
  337. }
  338. /* provide clocks for EMAC internal loopback */
  339. emac_loopback_enable(hw_p);
  340. /* EMAC RESET */
  341. out_be32((void *)EMAC_M0 + hw_p->hw_addr, EMAC_M0_SRST);
  342. /* remove clocks for EMAC internal loopback */
  343. emac_loopback_disable(hw_p);
  344. #ifndef CONFIG_NETCONSOLE
  345. hw_p->print_speed = 1; /* print speed message again next time */
  346. #endif
  347. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  348. /* don't bypass the TAHOE0/TAHOE1 cores for Linux */
  349. mfsdr(SDR0_ETH_CFG, val);
  350. val &= ~(SDR0_ETH_CFG_TAHOE0_BYPASS | SDR0_ETH_CFG_TAHOE1_BYPASS);
  351. mtsdr(SDR0_ETH_CFG, val);
  352. #endif
  353. return;
  354. }
  355. #if defined (CONFIG_440GX)
  356. int ppc_4xx_eth_setup_bridge(int devnum, bd_t * bis)
  357. {
  358. unsigned long pfc1;
  359. unsigned long zmiifer;
  360. unsigned long rmiifer;
  361. mfsdr(sdr_pfc1, pfc1);
  362. pfc1 = SDR0_PFC1_EPS_DECODE(pfc1);
  363. zmiifer = 0;
  364. rmiifer = 0;
  365. switch (pfc1) {
  366. case 1:
  367. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(0);
  368. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(1);
  369. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(2);
  370. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(3);
  371. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  372. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  373. bis->bi_phymode[2] = BI_PHYMODE_ZMII;
  374. bis->bi_phymode[3] = BI_PHYMODE_ZMII;
  375. break;
  376. case 2:
  377. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(0);
  378. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(1);
  379. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(2);
  380. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(3);
  381. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  382. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  383. bis->bi_phymode[2] = BI_PHYMODE_ZMII;
  384. bis->bi_phymode[3] = BI_PHYMODE_ZMII;
  385. break;
  386. case 3:
  387. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(0);
  388. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(2);
  389. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  390. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  391. bis->bi_phymode[2] = BI_PHYMODE_RGMII;
  392. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  393. break;
  394. case 4:
  395. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(0);
  396. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(1);
  397. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V (2);
  398. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V (3);
  399. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  400. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  401. bis->bi_phymode[2] = BI_PHYMODE_RGMII;
  402. bis->bi_phymode[3] = BI_PHYMODE_RGMII;
  403. break;
  404. case 5:
  405. zmiifer |= ZMII_FER_SMII << ZMII_FER_V (0);
  406. zmiifer |= ZMII_FER_SMII << ZMII_FER_V (1);
  407. zmiifer |= ZMII_FER_SMII << ZMII_FER_V (2);
  408. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(3);
  409. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  410. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  411. bis->bi_phymode[2] = BI_PHYMODE_ZMII;
  412. bis->bi_phymode[3] = BI_PHYMODE_RGMII;
  413. break;
  414. case 6:
  415. zmiifer |= ZMII_FER_SMII << ZMII_FER_V (0);
  416. zmiifer |= ZMII_FER_SMII << ZMII_FER_V (1);
  417. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(2);
  418. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  419. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  420. bis->bi_phymode[2] = BI_PHYMODE_RGMII;
  421. break;
  422. case 0:
  423. default:
  424. zmiifer = ZMII_FER_MII << ZMII_FER_V(devnum);
  425. rmiifer = 0x0;
  426. bis->bi_phymode[0] = BI_PHYMODE_ZMII;
  427. bis->bi_phymode[1] = BI_PHYMODE_ZMII;
  428. bis->bi_phymode[2] = BI_PHYMODE_ZMII;
  429. bis->bi_phymode[3] = BI_PHYMODE_ZMII;
  430. break;
  431. }
  432. /* Ensure we setup mdio for this devnum and ONLY this devnum */
  433. zmiifer |= (ZMII_FER_MDI) << ZMII_FER_V(devnum);
  434. out_be32((void *)ZMII_FER, zmiifer);
  435. out_be32((void *)RGMII_FER, rmiifer);
  436. return ((int)pfc1);
  437. }
  438. #endif /* CONFIG_440_GX */
  439. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
  440. int ppc_4xx_eth_setup_bridge(int devnum, bd_t * bis)
  441. {
  442. unsigned long zmiifer=0x0;
  443. unsigned long pfc1;
  444. mfsdr(sdr_pfc1, pfc1);
  445. pfc1 &= SDR0_PFC1_SELECT_MASK;
  446. switch (pfc1) {
  447. case SDR0_PFC1_SELECT_CONFIG_2:
  448. /* 1 x GMII port */
  449. out_be32((void *)ZMII_FER, 0x00);
  450. out_be32((void *)RGMII_FER, 0x00000037);
  451. bis->bi_phymode[0] = BI_PHYMODE_GMII;
  452. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  453. break;
  454. case SDR0_PFC1_SELECT_CONFIG_4:
  455. /* 2 x RGMII ports */
  456. out_be32((void *)ZMII_FER, 0x00);
  457. out_be32((void *)RGMII_FER, 0x00000055);
  458. bis->bi_phymode[0] = BI_PHYMODE_RGMII;
  459. bis->bi_phymode[1] = BI_PHYMODE_RGMII;
  460. break;
  461. case SDR0_PFC1_SELECT_CONFIG_6:
  462. /* 2 x SMII ports */
  463. out_be32((void *)ZMII_FER,
  464. ((ZMII_FER_SMII) << ZMII_FER_V(0)) |
  465. ((ZMII_FER_SMII) << ZMII_FER_V(1)));
  466. out_be32((void *)RGMII_FER, 0x00000000);
  467. bis->bi_phymode[0] = BI_PHYMODE_SMII;
  468. bis->bi_phymode[1] = BI_PHYMODE_SMII;
  469. break;
  470. case SDR0_PFC1_SELECT_CONFIG_1_2:
  471. /* only 1 x MII supported */
  472. out_be32((void *)ZMII_FER, (ZMII_FER_MII) << ZMII_FER_V(0));
  473. out_be32((void *)RGMII_FER, 0x00000000);
  474. bis->bi_phymode[0] = BI_PHYMODE_MII;
  475. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  476. break;
  477. default:
  478. break;
  479. }
  480. /* Ensure we setup mdio for this devnum and ONLY this devnum */
  481. zmiifer = in_be32((void *)ZMII_FER);
  482. zmiifer |= (ZMII_FER_MDI) << ZMII_FER_V(devnum);
  483. out_be32((void *)ZMII_FER, zmiifer);
  484. return ((int)0x0);
  485. }
  486. #endif /* CONFIG_440EPX */
  487. #if defined(CONFIG_405EX)
  488. int ppc_4xx_eth_setup_bridge(int devnum, bd_t * bis)
  489. {
  490. u32 rgmiifer = 0;
  491. /*
  492. * The 405EX(r)'s RGMII bridge can operate in one of several
  493. * modes, only one of which (2 x RGMII) allows the
  494. * simultaneous use of both EMACs on the 405EX.
  495. */
  496. switch (CONFIG_EMAC_PHY_MODE) {
  497. case EMAC_PHY_MODE_NONE:
  498. /* No ports */
  499. rgmiifer |= RGMII_FER_DIS << 0;
  500. rgmiifer |= RGMII_FER_DIS << 4;
  501. out_be32((void *)RGMII_FER, rgmiifer);
  502. bis->bi_phymode[0] = BI_PHYMODE_NONE;
  503. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  504. break;
  505. case EMAC_PHY_MODE_NONE_RGMII:
  506. /* 1 x RGMII port on channel 0 */
  507. rgmiifer |= RGMII_FER_RGMII << 0;
  508. rgmiifer |= RGMII_FER_DIS << 4;
  509. out_be32((void *)RGMII_FER, rgmiifer);
  510. bis->bi_phymode[0] = BI_PHYMODE_RGMII;
  511. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  512. break;
  513. case EMAC_PHY_MODE_RGMII_NONE:
  514. /* 1 x RGMII port on channel 1 */
  515. rgmiifer |= RGMII_FER_DIS << 0;
  516. rgmiifer |= RGMII_FER_RGMII << 4;
  517. out_be32((void *)RGMII_FER, rgmiifer);
  518. bis->bi_phymode[0] = BI_PHYMODE_NONE;
  519. bis->bi_phymode[1] = BI_PHYMODE_RGMII;
  520. break;
  521. case EMAC_PHY_MODE_RGMII_RGMII:
  522. /* 2 x RGMII ports */
  523. rgmiifer |= RGMII_FER_RGMII << 0;
  524. rgmiifer |= RGMII_FER_RGMII << 4;
  525. out_be32((void *)RGMII_FER, rgmiifer);
  526. bis->bi_phymode[0] = BI_PHYMODE_RGMII;
  527. bis->bi_phymode[1] = BI_PHYMODE_RGMII;
  528. break;
  529. case EMAC_PHY_MODE_NONE_GMII:
  530. /* 1 x GMII port on channel 0 */
  531. rgmiifer |= RGMII_FER_GMII << 0;
  532. rgmiifer |= RGMII_FER_DIS << 4;
  533. out_be32((void *)RGMII_FER, rgmiifer);
  534. bis->bi_phymode[0] = BI_PHYMODE_GMII;
  535. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  536. break;
  537. case EMAC_PHY_MODE_NONE_MII:
  538. /* 1 x MII port on channel 0 */
  539. rgmiifer |= RGMII_FER_MII << 0;
  540. rgmiifer |= RGMII_FER_DIS << 4;
  541. out_be32((void *)RGMII_FER, rgmiifer);
  542. bis->bi_phymode[0] = BI_PHYMODE_MII;
  543. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  544. break;
  545. case EMAC_PHY_MODE_GMII_NONE:
  546. /* 1 x GMII port on channel 1 */
  547. rgmiifer |= RGMII_FER_DIS << 0;
  548. rgmiifer |= RGMII_FER_GMII << 4;
  549. out_be32((void *)RGMII_FER, rgmiifer);
  550. bis->bi_phymode[0] = BI_PHYMODE_NONE;
  551. bis->bi_phymode[1] = BI_PHYMODE_GMII;
  552. break;
  553. case EMAC_PHY_MODE_MII_NONE:
  554. /* 1 x MII port on channel 1 */
  555. rgmiifer |= RGMII_FER_DIS << 0;
  556. rgmiifer |= RGMII_FER_MII << 4;
  557. out_be32((void *)RGMII_FER, rgmiifer);
  558. bis->bi_phymode[0] = BI_PHYMODE_NONE;
  559. bis->bi_phymode[1] = BI_PHYMODE_MII;
  560. break;
  561. default:
  562. break;
  563. }
  564. /* Ensure we setup mdio for this devnum and ONLY this devnum */
  565. rgmiifer = in_be32((void *)RGMII_FER);
  566. rgmiifer |= (1 << (19-devnum));
  567. out_be32((void *)RGMII_FER, rgmiifer);
  568. return ((int)0x0);
  569. }
  570. #endif /* CONFIG_405EX */
  571. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  572. int ppc_4xx_eth_setup_bridge(int devnum, bd_t * bis)
  573. {
  574. u32 eth_cfg;
  575. u32 zmiifer; /* ZMII0_FER reg. */
  576. u32 rmiifer; /* RGMII0_FER reg. Bridge 0 */
  577. u32 rmiifer1; /* RGMII0_FER reg. Bridge 1 */
  578. int mode;
  579. zmiifer = 0;
  580. rmiifer = 0;
  581. rmiifer1 = 0;
  582. #if defined(CONFIG_460EX)
  583. mode = 9;
  584. mfsdr(SDR0_ETH_CFG, eth_cfg);
  585. if (((eth_cfg & SDR0_ETH_CFG_SGMII0_ENABLE) > 0) &&
  586. ((eth_cfg & SDR0_ETH_CFG_SGMII1_ENABLE) > 0))
  587. mode = 11; /* config SGMII */
  588. #else
  589. mode = 10;
  590. mfsdr(SDR0_ETH_CFG, eth_cfg);
  591. if (((eth_cfg & SDR0_ETH_CFG_SGMII0_ENABLE) > 0) &&
  592. ((eth_cfg & SDR0_ETH_CFG_SGMII1_ENABLE) > 0) &&
  593. ((eth_cfg & SDR0_ETH_CFG_SGMII2_ENABLE) > 0))
  594. mode = 12; /* config SGMII */
  595. #endif
  596. /* TODO:
  597. * NOTE: 460GT has 2 RGMII bridge cores:
  598. * emac0 ------ RGMII0_BASE
  599. * |
  600. * emac1 -----+
  601. *
  602. * emac2 ------ RGMII1_BASE
  603. * |
  604. * emac3 -----+
  605. *
  606. * 460EX has 1 RGMII bridge core:
  607. * and RGMII1_BASE is disabled
  608. * emac0 ------ RGMII0_BASE
  609. * |
  610. * emac1 -----+
  611. */
  612. /*
  613. * Right now only 2*RGMII is supported. Please extend when needed.
  614. * sr - 2008-02-19
  615. * Add SGMII support.
  616. * vg - 2008-07-28
  617. */
  618. switch (mode) {
  619. case 1:
  620. /* 1 MII - 460EX */
  621. /* GMC0 EMAC4_0, ZMII Bridge */
  622. zmiifer |= ZMII_FER_MII << ZMII_FER_V(0);
  623. bis->bi_phymode[0] = BI_PHYMODE_MII;
  624. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  625. bis->bi_phymode[2] = BI_PHYMODE_NONE;
  626. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  627. break;
  628. case 2:
  629. /* 2 MII - 460GT */
  630. /* GMC0 EMAC4_0, GMC1 EMAC4_2, ZMII Bridge */
  631. zmiifer |= ZMII_FER_MII << ZMII_FER_V(0);
  632. zmiifer |= ZMII_FER_MII << ZMII_FER_V(2);
  633. bis->bi_phymode[0] = BI_PHYMODE_MII;
  634. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  635. bis->bi_phymode[2] = BI_PHYMODE_MII;
  636. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  637. break;
  638. case 3:
  639. /* 2 RMII - 460EX */
  640. /* GMC0 EMAC4_0, GMC0 EMAC4_1, ZMII Bridge */
  641. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(0);
  642. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(1);
  643. bis->bi_phymode[0] = BI_PHYMODE_RMII;
  644. bis->bi_phymode[1] = BI_PHYMODE_RMII;
  645. bis->bi_phymode[2] = BI_PHYMODE_NONE;
  646. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  647. break;
  648. case 4:
  649. /* 4 RMII - 460GT */
  650. /* GMC0 EMAC4_0, GMC0 EMAC4_1, GMC1 EMAC4_2, GMC1, EMAC4_3 */
  651. /* ZMII Bridge */
  652. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(0);
  653. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(1);
  654. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(2);
  655. zmiifer |= ZMII_FER_RMII << ZMII_FER_V(3);
  656. bis->bi_phymode[0] = BI_PHYMODE_RMII;
  657. bis->bi_phymode[1] = BI_PHYMODE_RMII;
  658. bis->bi_phymode[2] = BI_PHYMODE_RMII;
  659. bis->bi_phymode[3] = BI_PHYMODE_RMII;
  660. break;
  661. case 5:
  662. /* 2 SMII - 460EX */
  663. /* GMC0 EMAC4_0, GMC0 EMAC4_1, ZMII Bridge */
  664. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(0);
  665. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(1);
  666. bis->bi_phymode[0] = BI_PHYMODE_SMII;
  667. bis->bi_phymode[1] = BI_PHYMODE_SMII;
  668. bis->bi_phymode[2] = BI_PHYMODE_NONE;
  669. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  670. break;
  671. case 6:
  672. /* 4 SMII - 460GT */
  673. /* GMC0 EMAC4_0, GMC0 EMAC4_1, GMC0 EMAC4_3, GMC0 EMAC4_3 */
  674. /* ZMII Bridge */
  675. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(0);
  676. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(1);
  677. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(2);
  678. zmiifer |= ZMII_FER_SMII << ZMII_FER_V(3);
  679. bis->bi_phymode[0] = BI_PHYMODE_SMII;
  680. bis->bi_phymode[1] = BI_PHYMODE_SMII;
  681. bis->bi_phymode[2] = BI_PHYMODE_SMII;
  682. bis->bi_phymode[3] = BI_PHYMODE_SMII;
  683. break;
  684. case 7:
  685. /* This is the default mode that we want for board bringup - Maple */
  686. /* 1 GMII - 460EX */
  687. /* GMC0 EMAC4_0, RGMII Bridge 0 */
  688. rmiifer |= RGMII_FER_MDIO(0);
  689. if (devnum == 0) {
  690. rmiifer |= RGMII_FER_GMII << RGMII_FER_V(2); /* CH0CFG - EMAC0 */
  691. bis->bi_phymode[0] = BI_PHYMODE_GMII;
  692. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  693. bis->bi_phymode[2] = BI_PHYMODE_NONE;
  694. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  695. } else {
  696. rmiifer |= RGMII_FER_GMII << RGMII_FER_V(3); /* CH1CFG - EMAC1 */
  697. bis->bi_phymode[0] = BI_PHYMODE_NONE;
  698. bis->bi_phymode[1] = BI_PHYMODE_GMII;
  699. bis->bi_phymode[2] = BI_PHYMODE_NONE;
  700. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  701. }
  702. break;
  703. case 8:
  704. /* 2 GMII - 460GT */
  705. /* GMC0 EMAC4_0, RGMII Bridge 0 */
  706. /* GMC1 EMAC4_2, RGMII Bridge 1 */
  707. rmiifer |= RGMII_FER_GMII << RGMII_FER_V(2); /* CH0CFG - EMAC0 */
  708. rmiifer1 |= RGMII_FER_GMII << RGMII_FER_V(2); /* CH0CFG - EMAC2 */
  709. rmiifer |= RGMII_FER_MDIO(0); /* enable MDIO - EMAC0 */
  710. rmiifer1 |= RGMII_FER_MDIO(0); /* enable MDIO - EMAC2 */
  711. bis->bi_phymode[0] = BI_PHYMODE_GMII;
  712. bis->bi_phymode[1] = BI_PHYMODE_NONE;
  713. bis->bi_phymode[2] = BI_PHYMODE_GMII;
  714. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  715. break;
  716. case 9:
  717. /* 2 RGMII - 460EX */
  718. /* GMC0 EMAC4_0, GMC0 EMAC4_1, RGMII Bridge 0 */
  719. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(2);
  720. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(3);
  721. rmiifer |= RGMII_FER_MDIO(0); /* enable MDIO - EMAC0 */
  722. bis->bi_phymode[0] = BI_PHYMODE_RGMII;
  723. bis->bi_phymode[1] = BI_PHYMODE_RGMII;
  724. bis->bi_phymode[2] = BI_PHYMODE_NONE;
  725. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  726. break;
  727. case 10:
  728. /* 4 RGMII - 460GT */
  729. /* GMC0 EMAC4_0, GMC0 EMAC4_1, RGMII Bridge 0 */
  730. /* GMC1 EMAC4_2, GMC1 EMAC4_3, RGMII Bridge 1 */
  731. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(2);
  732. rmiifer |= RGMII_FER_RGMII << RGMII_FER_V(3);
  733. rmiifer1 |= RGMII_FER_RGMII << RGMII_FER_V(2);
  734. rmiifer1 |= RGMII_FER_RGMII << RGMII_FER_V(3);
  735. bis->bi_phymode[0] = BI_PHYMODE_RGMII;
  736. bis->bi_phymode[1] = BI_PHYMODE_RGMII;
  737. bis->bi_phymode[2] = BI_PHYMODE_RGMII;
  738. bis->bi_phymode[3] = BI_PHYMODE_RGMII;
  739. break;
  740. case 11:
  741. /* 2 SGMII - 460EX */
  742. bis->bi_phymode[0] = BI_PHYMODE_SGMII;
  743. bis->bi_phymode[1] = BI_PHYMODE_SGMII;
  744. bis->bi_phymode[2] = BI_PHYMODE_NONE;
  745. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  746. break;
  747. case 12:
  748. /* 3 SGMII - 460GT */
  749. bis->bi_phymode[0] = BI_PHYMODE_SGMII;
  750. bis->bi_phymode[1] = BI_PHYMODE_SGMII;
  751. bis->bi_phymode[2] = BI_PHYMODE_SGMII;
  752. bis->bi_phymode[3] = BI_PHYMODE_NONE;
  753. break;
  754. default:
  755. break;
  756. }
  757. /* Set EMAC for MDIO */
  758. mfsdr(SDR0_ETH_CFG, eth_cfg);
  759. eth_cfg |= SDR0_ETH_CFG_MDIO_SEL_EMAC0;
  760. mtsdr(SDR0_ETH_CFG, eth_cfg);
  761. out_be32((void *)RGMII_FER, rmiifer);
  762. #if defined(CONFIG_460GT)
  763. out_be32((void *)RGMII_FER + RGMII1_BASE_OFFSET, rmiifer1);
  764. #endif
  765. /* bypass the TAHOE0/TAHOE1 cores for U-Boot */
  766. mfsdr(SDR0_ETH_CFG, eth_cfg);
  767. eth_cfg |= (SDR0_ETH_CFG_TAHOE0_BYPASS | SDR0_ETH_CFG_TAHOE1_BYPASS);
  768. mtsdr(SDR0_ETH_CFG, eth_cfg);
  769. return 0;
  770. }
  771. #endif /* CONFIG_460EX || CONFIG_460GT */
  772. static inline void *malloc_aligned(u32 size, u32 align)
  773. {
  774. return (void *)(((u32)malloc(size + align) + align - 1) &
  775. ~(align - 1));
  776. }
  777. static int ppc_4xx_eth_init (struct eth_device *dev, bd_t * bis)
  778. {
  779. int i;
  780. unsigned long reg = 0;
  781. unsigned long msr;
  782. unsigned long speed;
  783. unsigned long duplex;
  784. unsigned long failsafe;
  785. unsigned mode_reg;
  786. unsigned short devnum;
  787. unsigned short reg_short;
  788. #if defined(CONFIG_440GX) || \
  789. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  790. defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  791. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  792. defined(CONFIG_405EX)
  793. u32 opbfreq;
  794. sys_info_t sysinfo;
  795. #if defined(CONFIG_440GX) || defined(CONFIG_440SPE) || \
  796. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  797. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  798. defined(CONFIG_405EX)
  799. int ethgroup = -1;
  800. #endif
  801. #endif
  802. u32 bd_cached;
  803. u32 bd_uncached = 0;
  804. #ifdef CONFIG_4xx_DCACHE
  805. static u32 last_used_ea = 0;
  806. #endif
  807. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  808. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  809. defined(CONFIG_405EX)
  810. int rgmii_channel;
  811. #endif
  812. EMAC_4XX_HW_PST hw_p = dev->priv;
  813. /* before doing anything, figure out if we have a MAC address */
  814. /* if not, bail */
  815. if (memcmp (dev->enetaddr, "\0\0\0\0\0\0", 6) == 0) {
  816. printf("ERROR: ethaddr not set!\n");
  817. return -1;
  818. }
  819. #if defined(CONFIG_440GX) || \
  820. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  821. defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  822. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  823. defined(CONFIG_405EX)
  824. /* Need to get the OPB frequency so we can access the PHY */
  825. get_sys_info (&sysinfo);
  826. #endif
  827. msr = mfmsr ();
  828. mtmsr (msr & ~(MSR_EE)); /* disable interrupts */
  829. devnum = hw_p->devnum;
  830. #ifdef INFO_4XX_ENET
  831. /* AS.HARNOIS
  832. * We should have :
  833. * hw_p->stats.pkts_handled <= hw_p->stats.pkts_rx <= hw_p->stats.pkts_handled+PKTBUFSRX
  834. * In the most cases hw_p->stats.pkts_handled = hw_p->stats.pkts_rx, but it
  835. * is possible that new packets (without relationship with
  836. * current transfer) have got the time to arrived before
  837. * netloop calls eth_halt
  838. */
  839. printf ("About preceeding transfer (eth%d):\n"
  840. "- Sent packet number %d\n"
  841. "- Received packet number %d\n"
  842. "- Handled packet number %d\n",
  843. hw_p->devnum,
  844. hw_p->stats.pkts_tx,
  845. hw_p->stats.pkts_rx, hw_p->stats.pkts_handled);
  846. hw_p->stats.pkts_tx = 0;
  847. hw_p->stats.pkts_rx = 0;
  848. hw_p->stats.pkts_handled = 0;
  849. hw_p->print_speed = 1; /* print speed message again next time */
  850. #endif
  851. hw_p->tx_err_index = 0; /* Transmit Error Index for tx_err_log */
  852. hw_p->rx_err_index = 0; /* Receive Error Index for rx_err_log */
  853. hw_p->rx_slot = 0; /* MAL Receive Slot */
  854. hw_p->rx_i_index = 0; /* Receive Interrupt Queue Index */
  855. hw_p->rx_u_index = 0; /* Receive User Queue Index */
  856. hw_p->tx_slot = 0; /* MAL Transmit Slot */
  857. hw_p->tx_i_index = 0; /* Transmit Interrupt Queue Index */
  858. hw_p->tx_u_index = 0; /* Transmit User Queue Index */
  859. #if defined(CONFIG_440) && !defined(CONFIG_440SP) && !defined(CONFIG_440SPE)
  860. /* set RMII mode */
  861. /* NOTE: 440GX spec states that mode is mutually exclusive */
  862. /* NOTE: Therefore, disable all other EMACS, since we handle */
  863. /* NOTE: only one emac at a time */
  864. reg = 0;
  865. out_be32((void *)ZMII_FER, 0);
  866. udelay (100);
  867. #if defined(CONFIG_440GP) || defined(CONFIG_440EP) || defined(CONFIG_440GR)
  868. out_be32((void *)ZMII_FER, (ZMII_FER_RMII | ZMII_FER_MDI) << ZMII_FER_V (devnum));
  869. #elif defined(CONFIG_440GX) || \
  870. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  871. defined(CONFIG_460EX) || defined(CONFIG_460GT)
  872. ethgroup = ppc_4xx_eth_setup_bridge(devnum, bis);
  873. #endif
  874. out_be32((void *)ZMII_SSR, ZMII_SSR_SP << ZMII_SSR_V(devnum));
  875. #endif /* defined(CONFIG_440) && !defined(CONFIG_440SP) */
  876. #if defined(CONFIG_405EX)
  877. ethgroup = ppc_4xx_eth_setup_bridge(devnum, bis);
  878. #endif
  879. sync();
  880. /* provide clocks for EMAC internal loopback */
  881. emac_loopback_enable(hw_p);
  882. /* EMAC RESET */
  883. out_be32((void *)EMAC_M0 + hw_p->hw_addr, EMAC_M0_SRST);
  884. /* remove clocks for EMAC internal loopback */
  885. emac_loopback_disable(hw_p);
  886. failsafe = 1000;
  887. while ((in_be32((void *)EMAC_M0 + hw_p->hw_addr) & (EMAC_M0_SRST)) && failsafe) {
  888. udelay (1000);
  889. failsafe--;
  890. }
  891. if (failsafe <= 0)
  892. printf("\nProblem resetting EMAC!\n");
  893. #if defined(CONFIG_440GX) || \
  894. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  895. defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  896. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  897. defined(CONFIG_405EX)
  898. /* Whack the M1 register */
  899. mode_reg = 0x0;
  900. mode_reg &= ~0x00000038;
  901. opbfreq = sysinfo.freqOPB / 1000000;
  902. if (opbfreq <= 50);
  903. else if (opbfreq <= 66)
  904. mode_reg |= EMAC_M1_OBCI_66;
  905. else if (opbfreq <= 83)
  906. mode_reg |= EMAC_M1_OBCI_83;
  907. else if (opbfreq <= 100)
  908. mode_reg |= EMAC_M1_OBCI_100;
  909. else
  910. mode_reg |= EMAC_M1_OBCI_GT100;
  911. out_be32((void *)EMAC_M1 + hw_p->hw_addr, mode_reg);
  912. #endif /* defined(CONFIG_440GX) || defined(CONFIG_440SP) */
  913. #if defined(CONFIG_GPCS_PHY_ADDR) || defined(CONFIG_GPCS_PHY1_ADDR) || \
  914. defined(CONFIG_GPCS_PHY2_ADDR) || defined(CONFIG_GPCS_PHY3_ADDR)
  915. if (bis->bi_phymode[devnum] == BI_PHYMODE_SGMII) {
  916. /*
  917. * In SGMII mode, GPCS access is needed for
  918. * communication with the internal SGMII SerDes.
  919. */
  920. switch (devnum) {
  921. #if defined(CONFIG_GPCS_PHY_ADDR)
  922. case 0:
  923. reg = CONFIG_GPCS_PHY_ADDR;
  924. break;
  925. #endif
  926. #if defined(CONFIG_GPCS_PHY1_ADDR)
  927. case 1:
  928. reg = CONFIG_GPCS_PHY1_ADDR;
  929. break;
  930. #endif
  931. #if defined(CONFIG_GPCS_PHY2_ADDR)
  932. case 2:
  933. reg = CONFIG_GPCS_PHY2_ADDR;
  934. break;
  935. #endif
  936. #if defined(CONFIG_GPCS_PHY3_ADDR)
  937. case 3:
  938. reg = CONFIG_GPCS_PHY3_ADDR;
  939. break;
  940. #endif
  941. }
  942. mode_reg = in_be32((void *)EMAC_M1 + hw_p->hw_addr);
  943. mode_reg |= EMAC_M1_MF_1000GPCS | EMAC_M1_IPPA_SET(reg);
  944. out_be32((void *)EMAC_M1 + hw_p->hw_addr, mode_reg);
  945. /* Configure GPCS interface to recommended setting for SGMII */
  946. miiphy_reset(dev->name, reg);
  947. miiphy_write(dev->name, reg, 0x04, 0x8120); /* AsymPause, FDX */
  948. miiphy_write(dev->name, reg, 0x07, 0x2801); /* msg_pg, toggle */
  949. miiphy_write(dev->name, reg, 0x00, 0x0140); /* 1Gbps, FDX */
  950. }
  951. #endif /* defined(CONFIG_GPCS_PHY_ADDR) */
  952. /* wait for PHY to complete auto negotiation */
  953. reg_short = 0;
  954. switch (devnum) {
  955. case 0:
  956. reg = CONFIG_PHY_ADDR;
  957. break;
  958. #if defined (CONFIG_PHY1_ADDR)
  959. case 1:
  960. reg = CONFIG_PHY1_ADDR;
  961. break;
  962. #endif
  963. #if defined (CONFIG_PHY2_ADDR)
  964. case 2:
  965. reg = CONFIG_PHY2_ADDR;
  966. break;
  967. #endif
  968. #if defined (CONFIG_PHY3_ADDR)
  969. case 3:
  970. reg = CONFIG_PHY3_ADDR;
  971. break;
  972. #endif
  973. default:
  974. reg = CONFIG_PHY_ADDR;
  975. break;
  976. }
  977. bis->bi_phynum[devnum] = reg;
  978. if (reg == CONFIG_FIXED_PHY)
  979. goto get_speed;
  980. #if defined(CONFIG_PHY_RESET)
  981. /*
  982. * Reset the phy, only if its the first time through
  983. * otherwise, just check the speeds & feeds
  984. */
  985. if (hw_p->first_init == 0) {
  986. #if defined(CONFIG_M88E1111_PHY)
  987. miiphy_write (dev->name, reg, 0x14, 0x0ce3);
  988. miiphy_write (dev->name, reg, 0x18, 0x4101);
  989. miiphy_write (dev->name, reg, 0x09, 0x0e00);
  990. miiphy_write (dev->name, reg, 0x04, 0x01e1);
  991. #endif
  992. #if defined(CONFIG_M88E1112_PHY)
  993. if (bis->bi_phymode[devnum] == BI_PHYMODE_SGMII) {
  994. /*
  995. * Marvell 88E1112 PHY needs to have the SGMII MAC
  996. * interace (page 2) properly configured to
  997. * communicate with the 460EX/GT GPCS interface.
  998. */
  999. /* Set access to Page 2 */
  1000. miiphy_write(dev->name, reg, 0x16, 0x0002);
  1001. miiphy_write(dev->name, reg, 0x00, 0x0040); /* 1Gbps */
  1002. miiphy_read(dev->name, reg, 0x1a, &reg_short);
  1003. reg_short |= 0x8000; /* bypass Auto-Negotiation */
  1004. miiphy_write(dev->name, reg, 0x1a, reg_short);
  1005. miiphy_reset(dev->name, reg); /* reset MAC interface */
  1006. /* Reset access to Page 0 */
  1007. miiphy_write(dev->name, reg, 0x16, 0x0000);
  1008. }
  1009. #endif /* defined(CONFIG_M88E1112_PHY) */
  1010. miiphy_reset (dev->name, reg);
  1011. #if defined(CONFIG_440GX) || \
  1012. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  1013. defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  1014. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  1015. defined(CONFIG_405EX)
  1016. #if defined(CONFIG_CIS8201_PHY)
  1017. /*
  1018. * Cicada 8201 PHY needs to have an extended register whacked
  1019. * for RGMII mode.
  1020. */
  1021. if (((devnum == 2) || (devnum == 3)) && (4 == ethgroup)) {
  1022. #if defined(CONFIG_CIS8201_SHORT_ETCH)
  1023. miiphy_write (dev->name, reg, 23, 0x1300);
  1024. #else
  1025. miiphy_write (dev->name, reg, 23, 0x1000);
  1026. #endif
  1027. /*
  1028. * Vitesse VSC8201/Cicada CIS8201 errata:
  1029. * Interoperability problem with Intel 82547EI phys
  1030. * This work around (provided by Vitesse) changes
  1031. * the default timer convergence from 8ms to 12ms
  1032. */
  1033. miiphy_write (dev->name, reg, 0x1f, 0x2a30);
  1034. miiphy_write (dev->name, reg, 0x08, 0x0200);
  1035. miiphy_write (dev->name, reg, 0x1f, 0x52b5);
  1036. miiphy_write (dev->name, reg, 0x02, 0x0004);
  1037. miiphy_write (dev->name, reg, 0x01, 0x0671);
  1038. miiphy_write (dev->name, reg, 0x00, 0x8fae);
  1039. miiphy_write (dev->name, reg, 0x1f, 0x2a30);
  1040. miiphy_write (dev->name, reg, 0x08, 0x0000);
  1041. miiphy_write (dev->name, reg, 0x1f, 0x0000);
  1042. /* end Vitesse/Cicada errata */
  1043. }
  1044. #endif /* defined(CONFIG_CIS8201_PHY) */
  1045. #if defined(CONFIG_ET1011C_PHY)
  1046. /*
  1047. * Agere ET1011c PHY needs to have an extended register whacked
  1048. * for RGMII mode.
  1049. */
  1050. if (((devnum == 2) || (devnum ==3)) && (4 == ethgroup)) {
  1051. miiphy_read (dev->name, reg, 0x16, &reg_short);
  1052. reg_short &= ~(0x7);
  1053. reg_short |= 0x6; /* RGMII DLL Delay*/
  1054. miiphy_write (dev->name, reg, 0x16, reg_short);
  1055. miiphy_read (dev->name, reg, 0x17, &reg_short);
  1056. reg_short &= ~(0x40);
  1057. miiphy_write (dev->name, reg, 0x17, reg_short);
  1058. miiphy_write(dev->name, reg, 0x1c, 0x74f0);
  1059. }
  1060. #endif /* defined(CONFIG_ET1011C_PHY) */
  1061. #endif /* defined(CONFIG_440GX) ... */
  1062. /* Start/Restart autonegotiation */
  1063. phy_setup_aneg (dev->name, reg);
  1064. udelay (1000);
  1065. }
  1066. #endif /* defined(CONFIG_PHY_RESET) */
  1067. miiphy_read (dev->name, reg, PHY_BMSR, &reg_short);
  1068. /*
  1069. * Wait if PHY is capable of autonegotiation and autonegotiation is not complete
  1070. */
  1071. if ((reg_short & PHY_BMSR_AUTN_ABLE)
  1072. && !(reg_short & PHY_BMSR_AUTN_COMP)) {
  1073. puts ("Waiting for PHY auto negotiation to complete");
  1074. i = 0;
  1075. while (!(reg_short & PHY_BMSR_AUTN_COMP)) {
  1076. /*
  1077. * Timeout reached ?
  1078. */
  1079. if (i > PHY_AUTONEGOTIATE_TIMEOUT) {
  1080. puts (" TIMEOUT !\n");
  1081. break;
  1082. }
  1083. if ((i++ % 1000) == 0) {
  1084. putc ('.');
  1085. }
  1086. udelay (1000); /* 1 ms */
  1087. miiphy_read (dev->name, reg, PHY_BMSR, &reg_short);
  1088. }
  1089. puts (" done\n");
  1090. udelay (500000); /* another 500 ms (results in faster booting) */
  1091. }
  1092. get_speed:
  1093. if (reg == CONFIG_FIXED_PHY) {
  1094. for (i = 0; i < ARRAY_SIZE(fixed_phy_port); i++) {
  1095. if (devnum == fixed_phy_port[i].devnum) {
  1096. speed = fixed_phy_port[i].speed;
  1097. duplex = fixed_phy_port[i].duplex;
  1098. break;
  1099. }
  1100. }
  1101. if (i == ARRAY_SIZE(fixed_phy_port)) {
  1102. printf("ERROR: PHY (%s) not configured correctly!\n",
  1103. dev->name);
  1104. return -1;
  1105. }
  1106. } else {
  1107. speed = miiphy_speed(dev->name, reg);
  1108. duplex = miiphy_duplex(dev->name, reg);
  1109. }
  1110. if (hw_p->print_speed) {
  1111. hw_p->print_speed = 0;
  1112. printf ("ENET Speed is %d Mbps - %s duplex connection (EMAC%d)\n",
  1113. (int) speed, (duplex == HALF) ? "HALF" : "FULL",
  1114. hw_p->devnum);
  1115. }
  1116. #if defined(CONFIG_440) && \
  1117. !defined(CONFIG_440SP) && !defined(CONFIG_440SPE) && \
  1118. !defined(CONFIG_440EPX) && !defined(CONFIG_440GRX) && \
  1119. !defined(CONFIG_460EX) && !defined(CONFIG_460GT)
  1120. #if defined(CONFIG_440EP) || defined(CONFIG_440GR)
  1121. mfsdr(sdr_mfr, reg);
  1122. if (speed == 100) {
  1123. reg = (reg & ~SDR0_MFR_ZMII_MODE_MASK) | SDR0_MFR_ZMII_MODE_RMII_100M;
  1124. } else {
  1125. reg = (reg & ~SDR0_MFR_ZMII_MODE_MASK) | SDR0_MFR_ZMII_MODE_RMII_10M;
  1126. }
  1127. mtsdr(sdr_mfr, reg);
  1128. #endif
  1129. /* Set ZMII/RGMII speed according to the phy link speed */
  1130. reg = in_be32((void *)ZMII_SSR);
  1131. if ( (speed == 100) || (speed == 1000) )
  1132. out_be32((void *)ZMII_SSR, reg | (ZMII_SSR_SP << ZMII_SSR_V (devnum)));
  1133. else
  1134. out_be32((void *)ZMII_SSR, reg & (~(ZMII_SSR_SP << ZMII_SSR_V (devnum))));
  1135. if ((devnum == 2) || (devnum == 3)) {
  1136. if (speed == 1000)
  1137. reg = (RGMII_SSR_SP_1000MBPS << RGMII_SSR_V (devnum));
  1138. else if (speed == 100)
  1139. reg = (RGMII_SSR_SP_100MBPS << RGMII_SSR_V (devnum));
  1140. else if (speed == 10)
  1141. reg = (RGMII_SSR_SP_10MBPS << RGMII_SSR_V (devnum));
  1142. else {
  1143. printf("Error in RGMII Speed\n");
  1144. return -1;
  1145. }
  1146. out_be32((void *)RGMII_SSR, reg);
  1147. }
  1148. #endif /* defined(CONFIG_440) && !defined(CONFIG_440SP) */
  1149. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  1150. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  1151. defined(CONFIG_405EX)
  1152. if (devnum >= 2)
  1153. rgmii_channel = devnum - 2;
  1154. else
  1155. rgmii_channel = devnum;
  1156. if (speed == 1000)
  1157. reg = (RGMII_SSR_SP_1000MBPS << RGMII_SSR_V(rgmii_channel));
  1158. else if (speed == 100)
  1159. reg = (RGMII_SSR_SP_100MBPS << RGMII_SSR_V(rgmii_channel));
  1160. else if (speed == 10)
  1161. reg = (RGMII_SSR_SP_10MBPS << RGMII_SSR_V(rgmii_channel));
  1162. else {
  1163. printf("Error in RGMII Speed\n");
  1164. return -1;
  1165. }
  1166. out_be32((void *)RGMII_SSR, reg);
  1167. #if defined(CONFIG_460GT)
  1168. if ((devnum == 2) || (devnum == 3))
  1169. out_be32((void *)RGMII_SSR + RGMII1_BASE_OFFSET, reg);
  1170. #endif
  1171. #endif
  1172. /* set the Mal configuration reg */
  1173. #if defined(CONFIG_440GX) || \
  1174. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  1175. defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
  1176. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  1177. defined(CONFIG_405EX)
  1178. mtdcr (malmcr, MAL_CR_PLBB | MAL_CR_OPBBL | MAL_CR_LEA |
  1179. MAL_CR_PLBLT_DEFAULT | MAL_CR_EOPIE | 0x00330000);
  1180. #else
  1181. mtdcr (malmcr, MAL_CR_PLBB | MAL_CR_OPBBL | MAL_CR_LEA | MAL_CR_PLBLT_DEFAULT);
  1182. /* Errata 1.12: MAL_1 -- Disable MAL bursting */
  1183. if (get_pvr() == PVR_440GP_RB) {
  1184. mtdcr (malmcr, mfdcr(malmcr) & ~MAL_CR_PLBB);
  1185. }
  1186. #endif
  1187. /*
  1188. * Malloc MAL buffer desciptors, make sure they are
  1189. * aligned on cache line boundary size
  1190. * (401/403/IOP480 = 16, 405 = 32)
  1191. * and doesn't cross cache block boundaries.
  1192. */
  1193. if (hw_p->first_init == 0) {
  1194. debug("*** Allocating descriptor memory ***\n");
  1195. bd_cached = (u32)malloc_aligned(MAL_ALLOC_SIZE, 4096);
  1196. if (!bd_cached) {
  1197. printf("%s: Error allocating MAL descriptor buffers!\n", __func__);
  1198. return -1;
  1199. }
  1200. #ifdef CONFIG_4xx_DCACHE
  1201. flush_dcache_range(bd_cached, bd_cached + MAL_ALLOC_SIZE);
  1202. if (!last_used_ea)
  1203. #if defined(CONFIG_SYS_MEM_TOP_HIDE)
  1204. bd_uncached = bis->bi_memsize + CONFIG_SYS_MEM_TOP_HIDE;
  1205. #else
  1206. bd_uncached = bis->bi_memsize;
  1207. #endif
  1208. else
  1209. bd_uncached = last_used_ea + MAL_ALLOC_SIZE;
  1210. last_used_ea = bd_uncached;
  1211. program_tlb(bd_cached, bd_uncached, MAL_ALLOC_SIZE,
  1212. TLB_WORD2_I_ENABLE);
  1213. #else
  1214. bd_uncached = bd_cached;
  1215. #endif
  1216. hw_p->tx_phys = bd_cached;
  1217. hw_p->rx_phys = bd_cached + MAL_TX_DESC_SIZE;
  1218. hw_p->tx = (mal_desc_t *)(bd_uncached);
  1219. hw_p->rx = (mal_desc_t *)(bd_uncached + MAL_TX_DESC_SIZE);
  1220. debug("hw_p->tx=%08x, hw_p->rx=%08x\n", hw_p->tx, hw_p->rx);
  1221. }
  1222. for (i = 0; i < NUM_TX_BUFF; i++) {
  1223. hw_p->tx[i].ctrl = 0;
  1224. hw_p->tx[i].data_len = 0;
  1225. if (hw_p->first_init == 0)
  1226. hw_p->txbuf_ptr = malloc_aligned(MAL_ALLOC_SIZE,
  1227. L1_CACHE_BYTES);
  1228. hw_p->tx[i].data_ptr = hw_p->txbuf_ptr;
  1229. if ((NUM_TX_BUFF - 1) == i)
  1230. hw_p->tx[i].ctrl |= MAL_TX_CTRL_WRAP;
  1231. hw_p->tx_run[i] = -1;
  1232. debug("TX_BUFF %d @ 0x%08lx\n", i, (u32)hw_p->tx[i].data_ptr);
  1233. }
  1234. for (i = 0; i < NUM_RX_BUFF; i++) {
  1235. hw_p->rx[i].ctrl = 0;
  1236. hw_p->rx[i].data_len = 0;
  1237. hw_p->rx[i].data_ptr = (char *)NetRxPackets[i];
  1238. if ((NUM_RX_BUFF - 1) == i)
  1239. hw_p->rx[i].ctrl |= MAL_RX_CTRL_WRAP;
  1240. hw_p->rx[i].ctrl |= MAL_RX_CTRL_EMPTY | MAL_RX_CTRL_INTR;
  1241. hw_p->rx_ready[i] = -1;
  1242. debug("RX_BUFF %d @ 0x%08lx\n", i, (u32)hw_p->rx[i].data_ptr);
  1243. }
  1244. reg = 0x00000000;
  1245. reg |= dev->enetaddr[0]; /* set high address */
  1246. reg = reg << 8;
  1247. reg |= dev->enetaddr[1];
  1248. out_be32((void *)EMAC_IAH + hw_p->hw_addr, reg);
  1249. reg = 0x00000000;
  1250. reg |= dev->enetaddr[2]; /* set low address */
  1251. reg = reg << 8;
  1252. reg |= dev->enetaddr[3];
  1253. reg = reg << 8;
  1254. reg |= dev->enetaddr[4];
  1255. reg = reg << 8;
  1256. reg |= dev->enetaddr[5];
  1257. out_be32((void *)EMAC_IAL + hw_p->hw_addr, reg);
  1258. switch (devnum) {
  1259. case 1:
  1260. /* setup MAL tx & rx channel pointers */
  1261. #if defined (CONFIG_405EP) || defined (CONFIG_440EP) || defined (CONFIG_440GR)
  1262. mtdcr (maltxctp2r, hw_p->tx_phys);
  1263. #else
  1264. mtdcr (maltxctp1r, hw_p->tx_phys);
  1265. #endif
  1266. #if defined(CONFIG_440)
  1267. mtdcr (maltxbattr, 0x0);
  1268. mtdcr (malrxbattr, 0x0);
  1269. #endif
  1270. #if defined(CONFIG_460EX) || defined(CONFIG_460GT)
  1271. mtdcr (malrxctp8r, hw_p->rx_phys);
  1272. /* set RX buffer size */
  1273. mtdcr (malrcbs8, ENET_MAX_MTU_ALIGNED / 16);
  1274. #else
  1275. mtdcr (malrxctp1r, hw_p->rx_phys);
  1276. /* set RX buffer size */
  1277. mtdcr (malrcbs1, ENET_MAX_MTU_ALIGNED / 16);
  1278. #endif
  1279. break;
  1280. #if defined (CONFIG_440GX)
  1281. case 2:
  1282. /* setup MAL tx & rx channel pointers */
  1283. mtdcr (maltxbattr, 0x0);
  1284. mtdcr (malrxbattr, 0x0);
  1285. mtdcr (maltxctp2r, hw_p->tx_phys);
  1286. mtdcr (malrxctp2r, hw_p->rx_phys);
  1287. /* set RX buffer size */
  1288. mtdcr (malrcbs2, ENET_MAX_MTU_ALIGNED / 16);
  1289. break;
  1290. case 3:
  1291. /* setup MAL tx & rx channel pointers */
  1292. mtdcr (maltxbattr, 0x0);
  1293. mtdcr (maltxctp3r, hw_p->tx_phys);
  1294. mtdcr (malrxbattr, 0x0);
  1295. mtdcr (malrxctp3r, hw_p->rx_phys);
  1296. /* set RX buffer size */
  1297. mtdcr (malrcbs3, ENET_MAX_MTU_ALIGNED / 16);
  1298. break;
  1299. #endif /* CONFIG_440GX */
  1300. #if defined (CONFIG_460GT)
  1301. case 2:
  1302. /* setup MAL tx & rx channel pointers */
  1303. mtdcr (maltxbattr, 0x0);
  1304. mtdcr (malrxbattr, 0x0);
  1305. mtdcr (maltxctp2r, hw_p->tx_phys);
  1306. mtdcr (malrxctp16r, hw_p->rx_phys);
  1307. /* set RX buffer size */
  1308. mtdcr (malrcbs16, ENET_MAX_MTU_ALIGNED / 16);
  1309. break;
  1310. case 3:
  1311. /* setup MAL tx & rx channel pointers */
  1312. mtdcr (maltxbattr, 0x0);
  1313. mtdcr (malrxbattr, 0x0);
  1314. mtdcr (maltxctp3r, hw_p->tx_phys);
  1315. mtdcr (malrxctp24r, hw_p->rx_phys);
  1316. /* set RX buffer size */
  1317. mtdcr (malrcbs24, ENET_MAX_MTU_ALIGNED / 16);
  1318. break;
  1319. #endif /* CONFIG_460GT */
  1320. case 0:
  1321. default:
  1322. /* setup MAL tx & rx channel pointers */
  1323. #if defined(CONFIG_440)
  1324. mtdcr (maltxbattr, 0x0);
  1325. mtdcr (malrxbattr, 0x0);
  1326. #endif
  1327. mtdcr (maltxctp0r, hw_p->tx_phys);
  1328. mtdcr (malrxctp0r, hw_p->rx_phys);
  1329. /* set RX buffer size */
  1330. mtdcr (malrcbs0, ENET_MAX_MTU_ALIGNED / 16);
  1331. break;
  1332. }
  1333. /* Enable MAL transmit and receive channels */
  1334. #if defined(CONFIG_405EP) || defined(CONFIG_440EP) || defined(CONFIG_440GR)
  1335. mtdcr (maltxcasr, (MAL_TXRX_CASR >> (hw_p->devnum*2)));
  1336. #else
  1337. mtdcr (maltxcasr, (MAL_TXRX_CASR >> hw_p->devnum));
  1338. #endif
  1339. mtdcr (malrxcasr, (MAL_TXRX_CASR >> hw_p->devnum));
  1340. /* set transmit enable & receive enable */
  1341. out_be32((void *)EMAC_M0 + hw_p->hw_addr, EMAC_M0_TXE | EMAC_M0_RXE);
  1342. mode_reg = in_be32((void *)EMAC_M1 + hw_p->hw_addr);
  1343. /* set rx-/tx-fifo size */
  1344. mode_reg = (mode_reg & ~EMAC_MR1_FIFO_MASK) | EMAC_MR1_FIFO_SIZE;
  1345. /* set speed */
  1346. if (speed == _1000BASET) {
  1347. #if defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  1348. defined(CONFIG_440SP) || defined(CONFIG_440SPE)
  1349. unsigned long pfc1;
  1350. mfsdr (sdr_pfc1, pfc1);
  1351. pfc1 |= SDR0_PFC1_EM_1000;
  1352. mtsdr (sdr_pfc1, pfc1);
  1353. #endif
  1354. mode_reg = mode_reg | EMAC_M1_MF_1000MBPS | EMAC_M1_IST;
  1355. } else if (speed == _100BASET)
  1356. mode_reg = mode_reg | EMAC_M1_MF_100MBPS | EMAC_M1_IST;
  1357. else
  1358. mode_reg = mode_reg & ~0x00C00000; /* 10 MBPS */
  1359. if (duplex == FULL)
  1360. mode_reg = mode_reg | 0x80000000 | EMAC_M1_IST;
  1361. out_be32((void *)EMAC_M1 + hw_p->hw_addr, mode_reg);
  1362. /* Enable broadcast and indvidual address */
  1363. /* TBS: enabling runts as some misbehaved nics will send runts */
  1364. out_be32((void *)EMAC_RXM + hw_p->hw_addr, EMAC_RMR_BAE | EMAC_RMR_IAE);
  1365. /* we probably need to set the tx mode1 reg? maybe at tx time */
  1366. /* set transmit request threshold register */
  1367. out_be32((void *)EMAC_TRTR + hw_p->hw_addr, 0x18000000); /* 256 byte threshold */
  1368. /* set receive low/high water mark register */
  1369. #if defined(CONFIG_440)
  1370. /* 440s has a 64 byte burst length */
  1371. out_be32((void *)EMAC_RX_HI_LO_WMARK + hw_p->hw_addr, 0x80009000);
  1372. #else
  1373. /* 405s have a 16 byte burst length */
  1374. out_be32((void *)EMAC_RX_HI_LO_WMARK + hw_p->hw_addr, 0x0f002000);
  1375. #endif /* defined(CONFIG_440) */
  1376. out_be32((void *)EMAC_TXM1 + hw_p->hw_addr, 0xf8640000);
  1377. /* Set fifo limit entry in tx mode 0 */
  1378. out_be32((void *)EMAC_TXM0 + hw_p->hw_addr, 0x00000003);
  1379. /* Frame gap set */
  1380. out_be32((void *)EMAC_I_FRAME_GAP_REG + hw_p->hw_addr, 0x00000008);
  1381. /* Set EMAC IER */
  1382. hw_p->emac_ier = EMAC_ISR_PTLE | EMAC_ISR_BFCS | EMAC_ISR_ORE | EMAC_ISR_IRE;
  1383. if (speed == _100BASET)
  1384. hw_p->emac_ier = hw_p->emac_ier | EMAC_ISR_SYE;
  1385. out_be32((void *)EMAC_ISR + hw_p->hw_addr, 0xffffffff); /* clear pending interrupts */
  1386. out_be32((void *)EMAC_IER + hw_p->hw_addr, hw_p->emac_ier);
  1387. if (hw_p->first_init == 0) {
  1388. /*
  1389. * Connect interrupt service routines
  1390. */
  1391. irq_install_handler(ETH_IRQ_NUM(hw_p->devnum),
  1392. (interrupt_handler_t *) enetInt, dev);
  1393. }
  1394. mtmsr (msr); /* enable interrupts again */
  1395. hw_p->bis = bis;
  1396. hw_p->first_init = 1;
  1397. return 0;
  1398. }
  1399. static int ppc_4xx_eth_send (struct eth_device *dev, volatile void *ptr,
  1400. int len)
  1401. {
  1402. struct enet_frame *ef_ptr;
  1403. ulong time_start, time_now;
  1404. unsigned long temp_txm0;
  1405. EMAC_4XX_HW_PST hw_p = dev->priv;
  1406. ef_ptr = (struct enet_frame *) ptr;
  1407. /*-----------------------------------------------------------------------+
  1408. * Copy in our address into the frame.
  1409. *-----------------------------------------------------------------------*/
  1410. (void) memcpy (ef_ptr->source_addr, dev->enetaddr, ENET_ADDR_LENGTH);
  1411. /*-----------------------------------------------------------------------+
  1412. * If frame is too long or too short, modify length.
  1413. *-----------------------------------------------------------------------*/
  1414. /* TBS: where does the fragment go???? */
  1415. if (len > ENET_MAX_MTU)
  1416. len = ENET_MAX_MTU;
  1417. /* memcpy ((void *) &tx_buff[tx_slot], (const void *) ptr, len); */
  1418. memcpy ((void *) hw_p->txbuf_ptr, (const void *) ptr, len);
  1419. flush_dcache_range((u32)hw_p->txbuf_ptr, (u32)hw_p->txbuf_ptr + len);
  1420. /*-----------------------------------------------------------------------+
  1421. * set TX Buffer busy, and send it
  1422. *-----------------------------------------------------------------------*/
  1423. hw_p->tx[hw_p->tx_slot].ctrl = (MAL_TX_CTRL_LAST |
  1424. EMAC_TX_CTRL_GFCS | EMAC_TX_CTRL_GP) &
  1425. ~(EMAC_TX_CTRL_ISA | EMAC_TX_CTRL_RSA);
  1426. if ((NUM_TX_BUFF - 1) == hw_p->tx_slot)
  1427. hw_p->tx[hw_p->tx_slot].ctrl |= MAL_TX_CTRL_WRAP;
  1428. hw_p->tx[hw_p->tx_slot].data_len = (short) len;
  1429. hw_p->tx[hw_p->tx_slot].ctrl |= MAL_TX_CTRL_READY;
  1430. sync();
  1431. out_be32((void *)EMAC_TXM0 + hw_p->hw_addr,
  1432. in_be32((void *)EMAC_TXM0 + hw_p->hw_addr) | EMAC_TXM0_GNP0);
  1433. #ifdef INFO_4XX_ENET
  1434. hw_p->stats.pkts_tx++;
  1435. #endif
  1436. /*-----------------------------------------------------------------------+
  1437. * poll unitl the packet is sent and then make sure it is OK
  1438. *-----------------------------------------------------------------------*/
  1439. time_start = get_timer (0);
  1440. while (1) {
  1441. temp_txm0 = in_be32((void *)EMAC_TXM0 + hw_p->hw_addr);
  1442. /* loop until either TINT turns on or 3 seconds elapse */
  1443. if ((temp_txm0 & EMAC_TXM0_GNP0) != 0) {
  1444. /* transmit is done, so now check for errors
  1445. * If there is an error, an interrupt should
  1446. * happen when we return
  1447. */
  1448. time_now = get_timer (0);
  1449. if ((time_now - time_start) > 3000) {
  1450. return (-1);
  1451. }
  1452. } else {
  1453. return (len);
  1454. }
  1455. }
  1456. }
  1457. int enetInt (struct eth_device *dev)
  1458. {
  1459. int serviced;
  1460. int rc = -1; /* default to not us */
  1461. u32 mal_isr;
  1462. u32 emac_isr = 0;
  1463. u32 mal_eob;
  1464. u32 uic_mal;
  1465. u32 uic_mal_err;
  1466. u32 uic_emac;
  1467. u32 uic_emac_b;
  1468. EMAC_4XX_HW_PST hw_p;
  1469. /*
  1470. * Because the mal is generic, we need to get the current
  1471. * eth device
  1472. */
  1473. dev = eth_get_dev();
  1474. hw_p = dev->priv;
  1475. /* enter loop that stays in interrupt code until nothing to service */
  1476. do {
  1477. serviced = 0;
  1478. uic_mal = mfdcr(UIC_BASE_MAL + UIC_MSR);
  1479. uic_mal_err = mfdcr(UIC_BASE_MAL_ERR + UIC_MSR);
  1480. uic_emac = mfdcr(UIC_BASE_EMAC + UIC_MSR);
  1481. uic_emac_b = mfdcr(UIC_BASE_EMAC_B + UIC_MSR);
  1482. if (!(uic_mal & (UIC_MAL_RXEOB | UIC_MAL_TXEOB))
  1483. && !(uic_mal_err & (UIC_MAL_SERR | UIC_MAL_TXDE | UIC_MAL_RXDE))
  1484. && !(uic_emac & UIC_ETHx) && !(uic_emac_b & UIC_ETHxB)) {
  1485. /* not for us */
  1486. return (rc);
  1487. }
  1488. /* get and clear controller status interrupts */
  1489. /* look at MAL and EMAC error interrupts */
  1490. if (uic_mal_err & (UIC_MAL_SERR | UIC_MAL_TXDE | UIC_MAL_RXDE)) {
  1491. /* we have a MAL error interrupt */
  1492. mal_isr = mfdcr(malesr);
  1493. mal_err(dev, mal_isr, uic_mal_err,
  1494. MAL_UIC_DEF, MAL_UIC_ERR);
  1495. /* clear MAL error interrupt status bits */
  1496. mtdcr(UIC_BASE_MAL_ERR + UIC_SR,
  1497. UIC_MAL_SERR | UIC_MAL_TXDE | UIC_MAL_RXDE);
  1498. return -1;
  1499. }
  1500. /* look for EMAC errors */
  1501. if ((uic_emac & UIC_ETHx) || (uic_emac_b & UIC_ETHxB)) {
  1502. emac_isr = in_be32((void *)EMAC_ISR + hw_p->hw_addr);
  1503. emac_err(dev, emac_isr);
  1504. /* clear EMAC error interrupt status bits */
  1505. mtdcr(UIC_BASE_EMAC + UIC_SR, UIC_ETHx);
  1506. mtdcr(UIC_BASE_EMAC_B + UIC_SR, UIC_ETHxB);
  1507. return -1;
  1508. }
  1509. /* handle MAX TX EOB interrupt from a tx */
  1510. if (uic_mal & UIC_MAL_TXEOB) {
  1511. /* clear MAL interrupt status bits */
  1512. mal_eob = mfdcr(maltxeobisr);
  1513. mtdcr(maltxeobisr, mal_eob);
  1514. mtdcr(UIC_BASE_MAL + UIC_SR, UIC_MAL_TXEOB);
  1515. /* indicate that we serviced an interrupt */
  1516. serviced = 1;
  1517. rc = 0;
  1518. }
  1519. /* handle MAL RX EOB interupt from a receive */
  1520. /* check for EOB on valid channels */
  1521. if (uic_mal & UIC_MAL_RXEOB) {
  1522. mal_eob = mfdcr(malrxeobisr);
  1523. if (mal_eob &
  1524. (0x80000000 >> (hw_p->devnum * MAL_RX_CHAN_MUL))) {
  1525. /* push packet to upper layer */
  1526. enet_rcv(dev, emac_isr);
  1527. /* clear MAL interrupt status bits */
  1528. mtdcr(UIC_BASE_MAL + UIC_SR, UIC_MAL_RXEOB);
  1529. /* indicate that we serviced an interrupt */
  1530. serviced = 1;
  1531. rc = 0;
  1532. }
  1533. }
  1534. } while (serviced);
  1535. return (rc);
  1536. }
  1537. /*-----------------------------------------------------------------------------+
  1538. * MAL Error Routine
  1539. *-----------------------------------------------------------------------------*/
  1540. static void mal_err (struct eth_device *dev, unsigned long isr,
  1541. unsigned long uic, unsigned long maldef,
  1542. unsigned long mal_errr)
  1543. {
  1544. EMAC_4XX_HW_PST hw_p = dev->priv;
  1545. mtdcr (malesr, isr); /* clear interrupt */
  1546. /* clear DE interrupt */
  1547. mtdcr (maltxdeir, 0xC0000000);
  1548. mtdcr (malrxdeir, 0x80000000);
  1549. #ifdef INFO_4XX_ENET
  1550. printf ("\nMAL error occured.... ISR = %lx UIC = = %lx MAL_DEF = %lx MAL_ERR= %lx \n", isr, uic, maldef, mal_errr);
  1551. #endif
  1552. eth_init (hw_p->bis); /* start again... */
  1553. }
  1554. /*-----------------------------------------------------------------------------+
  1555. * EMAC Error Routine
  1556. *-----------------------------------------------------------------------------*/
  1557. static void emac_err (struct eth_device *dev, unsigned long isr)
  1558. {
  1559. EMAC_4XX_HW_PST hw_p = dev->priv;
  1560. printf ("EMAC%d error occured.... ISR = %lx\n", hw_p->devnum, isr);
  1561. out_be32((void *)EMAC_ISR + hw_p->hw_addr, isr);
  1562. }
  1563. /*-----------------------------------------------------------------------------+
  1564. * enet_rcv() handles the ethernet receive data
  1565. *-----------------------------------------------------------------------------*/
  1566. static void enet_rcv (struct eth_device *dev, unsigned long malisr)
  1567. {
  1568. struct enet_frame *ef_ptr;
  1569. unsigned long data_len;
  1570. unsigned long rx_eob_isr;
  1571. EMAC_4XX_HW_PST hw_p = dev->priv;
  1572. int handled = 0;
  1573. int i;
  1574. int loop_count = 0;
  1575. rx_eob_isr = mfdcr (malrxeobisr);
  1576. if ((0x80000000 >> (hw_p->devnum * MAL_RX_CHAN_MUL)) & rx_eob_isr) {
  1577. /* clear EOB */
  1578. mtdcr (malrxeobisr, rx_eob_isr);
  1579. /* EMAC RX done */
  1580. while (1) { /* do all */
  1581. i = hw_p->rx_slot;
  1582. if ((MAL_RX_CTRL_EMPTY & hw_p->rx[i].ctrl)
  1583. || (loop_count >= NUM_RX_BUFF))
  1584. break;
  1585. loop_count++;
  1586. handled++;
  1587. data_len = (unsigned long) hw_p->rx[i].data_len & 0x0fff; /* Get len */
  1588. if (data_len) {
  1589. if (data_len > ENET_MAX_MTU) /* Check len */
  1590. data_len = 0;
  1591. else {
  1592. if (EMAC_RX_ERRORS & hw_p->rx[i].ctrl) { /* Check Errors */
  1593. data_len = 0;
  1594. hw_p->stats.rx_err_log[hw_p->
  1595. rx_err_index]
  1596. = hw_p->rx[i].ctrl;
  1597. hw_p->rx_err_index++;
  1598. if (hw_p->rx_err_index ==
  1599. MAX_ERR_LOG)
  1600. hw_p->rx_err_index =
  1601. 0;
  1602. } /* emac_erros */
  1603. } /* data_len < max mtu */
  1604. } /* if data_len */
  1605. if (!data_len) { /* no data */
  1606. hw_p->rx[i].ctrl |= MAL_RX_CTRL_EMPTY; /* Free Recv Buffer */
  1607. hw_p->stats.data_len_err++; /* Error at Rx */
  1608. }
  1609. /* !data_len */
  1610. /* AS.HARNOIS */
  1611. /* Check if user has already eaten buffer */
  1612. /* if not => ERROR */
  1613. else if (hw_p->rx_ready[hw_p->rx_i_index] != -1) {
  1614. if (hw_p->is_receiving)
  1615. printf ("ERROR : Receive buffers are full!\n");
  1616. break;
  1617. } else {
  1618. hw_p->stats.rx_frames++;
  1619. hw_p->stats.rx += data_len;
  1620. ef_ptr = (struct enet_frame *) hw_p->rx[i].
  1621. data_ptr;
  1622. #ifdef INFO_4XX_ENET
  1623. hw_p->stats.pkts_rx++;
  1624. #endif
  1625. /* AS.HARNOIS
  1626. * use ring buffer
  1627. */
  1628. hw_p->rx_ready[hw_p->rx_i_index] = i;
  1629. hw_p->rx_i_index++;
  1630. if (NUM_RX_BUFF == hw_p->rx_i_index)
  1631. hw_p->rx_i_index = 0;
  1632. hw_p->rx_slot++;
  1633. if (NUM_RX_BUFF == hw_p->rx_slot)
  1634. hw_p->rx_slot = 0;
  1635. /* AS.HARNOIS
  1636. * free receive buffer only when
  1637. * buffer has been handled (eth_rx)
  1638. rx[i].ctrl |= MAL_RX_CTRL_EMPTY;
  1639. */
  1640. } /* if data_len */
  1641. } /* while */
  1642. } /* if EMACK_RXCHL */
  1643. }
  1644. static int ppc_4xx_eth_rx (struct eth_device *dev)
  1645. {
  1646. int length;
  1647. int user_index;
  1648. unsigned long msr;
  1649. EMAC_4XX_HW_PST hw_p = dev->priv;
  1650. hw_p->is_receiving = 1; /* tell driver */
  1651. for (;;) {
  1652. /* AS.HARNOIS
  1653. * use ring buffer and
  1654. * get index from rx buffer desciptor queue
  1655. */
  1656. user_index = hw_p->rx_ready[hw_p->rx_u_index];
  1657. if (user_index == -1) {
  1658. length = -1;
  1659. break; /* nothing received - leave for() loop */
  1660. }
  1661. msr = mfmsr ();
  1662. mtmsr (msr & ~(MSR_EE));
  1663. length = hw_p->rx[user_index].data_len & 0x0fff;
  1664. /* Pass the packet up to the protocol layers. */
  1665. /* NetReceive(NetRxPackets[rxIdx], length - 4); */
  1666. /* NetReceive(NetRxPackets[i], length); */
  1667. invalidate_dcache_range((u32)hw_p->rx[user_index].data_ptr,
  1668. (u32)hw_p->rx[user_index].data_ptr +
  1669. length - 4);
  1670. NetReceive (NetRxPackets[user_index], length - 4);
  1671. /* Free Recv Buffer */
  1672. hw_p->rx[user_index].ctrl |= MAL_RX_CTRL_EMPTY;
  1673. /* Free rx buffer descriptor queue */
  1674. hw_p->rx_ready[hw_p->rx_u_index] = -1;
  1675. hw_p->rx_u_index++;
  1676. if (NUM_RX_BUFF == hw_p->rx_u_index)
  1677. hw_p->rx_u_index = 0;
  1678. #ifdef INFO_4XX_ENET
  1679. hw_p->stats.pkts_handled++;
  1680. #endif
  1681. mtmsr (msr); /* Enable IRQ's */
  1682. }
  1683. hw_p->is_receiving = 0; /* tell driver */
  1684. return length;
  1685. }
  1686. int ppc_4xx_eth_initialize (bd_t * bis)
  1687. {
  1688. static int virgin = 0;
  1689. struct eth_device *dev;
  1690. int eth_num = 0;
  1691. EMAC_4XX_HW_PST hw = NULL;
  1692. u8 ethaddr[4 + CONFIG_EMAC_NR_START][6];
  1693. u32 hw_addr[4];
  1694. u32 mal_ier;
  1695. #if defined(CONFIG_440GX)
  1696. unsigned long pfc1;
  1697. mfsdr (sdr_pfc1, pfc1);
  1698. pfc1 &= ~(0x01e00000);
  1699. pfc1 |= 0x01200000;
  1700. mtsdr (sdr_pfc1, pfc1);
  1701. #endif
  1702. /* first clear all mac-addresses */
  1703. for (eth_num = 0; eth_num < LAST_EMAC_NUM; eth_num++)
  1704. memcpy(ethaddr[eth_num], "\0\0\0\0\0\0", 6);
  1705. for (eth_num = 0; eth_num < LAST_EMAC_NUM; eth_num++) {
  1706. int ethaddr_idx = eth_num + CONFIG_EMAC_NR_START;
  1707. switch (eth_num) {
  1708. default: /* fall through */
  1709. case 0:
  1710. eth_getenv_enetaddr("ethaddr", ethaddr[ethaddr_idx]);
  1711. hw_addr[eth_num] = 0x0;
  1712. break;
  1713. #ifdef CONFIG_HAS_ETH1
  1714. case 1:
  1715. eth_getenv_enetaddr("eth1addr", ethaddr[ethaddr_idx]);
  1716. hw_addr[eth_num] = 0x100;
  1717. break;
  1718. #endif
  1719. #ifdef CONFIG_HAS_ETH2
  1720. case 2:
  1721. eth_getenv_enetaddr("eth2addr", ethaddr[ethaddr_idx]);
  1722. #if defined(CONFIG_460GT)
  1723. hw_addr[eth_num] = 0x300;
  1724. #else
  1725. hw_addr[eth_num] = 0x400;
  1726. #endif
  1727. break;
  1728. #endif
  1729. #ifdef CONFIG_HAS_ETH3
  1730. case 3:
  1731. eth_getenv_enetaddr("eth3addr", ethaddr[ethaddr_idx]);
  1732. #if defined(CONFIG_460GT)
  1733. hw_addr[eth_num] = 0x400;
  1734. #else
  1735. hw_addr[eth_num] = 0x600;
  1736. #endif
  1737. break;
  1738. #endif
  1739. }
  1740. }
  1741. /* set phy num and mode */
  1742. bis->bi_phynum[0] = CONFIG_PHY_ADDR;
  1743. bis->bi_phymode[0] = 0;
  1744. #if defined(CONFIG_PHY1_ADDR)
  1745. bis->bi_phynum[1] = CONFIG_PHY1_ADDR;
  1746. bis->bi_phymode[1] = 0;
  1747. #endif
  1748. #if defined(CONFIG_440GX)
  1749. bis->bi_phynum[2] = CONFIG_PHY2_ADDR;
  1750. bis->bi_phynum[3] = CONFIG_PHY3_ADDR;
  1751. bis->bi_phymode[2] = 2;
  1752. bis->bi_phymode[3] = 2;
  1753. #endif
  1754. #if defined(CONFIG_440GX) || \
  1755. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  1756. defined(CONFIG_405EX)
  1757. ppc_4xx_eth_setup_bridge(0, bis);
  1758. #endif
  1759. for (eth_num = 0; eth_num < LAST_EMAC_NUM; eth_num++) {
  1760. /*
  1761. * See if we can actually bring up the interface,
  1762. * otherwise, skip it
  1763. */
  1764. if (memcmp (ethaddr[eth_num], "\0\0\0\0\0\0", 6) == 0) {
  1765. bis->bi_phymode[eth_num] = BI_PHYMODE_NONE;
  1766. continue;
  1767. }
  1768. /* Allocate device structure */
  1769. dev = (struct eth_device *) malloc (sizeof (*dev));
  1770. if (dev == NULL) {
  1771. printf ("ppc_4xx_eth_initialize: "
  1772. "Cannot allocate eth_device %d\n", eth_num);
  1773. return (-1);
  1774. }
  1775. memset(dev, 0, sizeof(*dev));
  1776. /* Allocate our private use data */
  1777. hw = (EMAC_4XX_HW_PST) malloc (sizeof (*hw));
  1778. if (hw == NULL) {
  1779. printf ("ppc_4xx_eth_initialize: "
  1780. "Cannot allocate private hw data for eth_device %d",
  1781. eth_num);
  1782. free (dev);
  1783. return (-1);
  1784. }
  1785. memset(hw, 0, sizeof(*hw));
  1786. hw->hw_addr = hw_addr[eth_num];
  1787. memcpy (dev->enetaddr, ethaddr[eth_num], 6);
  1788. hw->devnum = eth_num;
  1789. hw->print_speed = 1;
  1790. sprintf (dev->name, "ppc_4xx_eth%d", eth_num - CONFIG_EMAC_NR_START);
  1791. dev->priv = (void *) hw;
  1792. dev->init = ppc_4xx_eth_init;
  1793. dev->halt = ppc_4xx_eth_halt;
  1794. dev->send = ppc_4xx_eth_send;
  1795. dev->recv = ppc_4xx_eth_rx;
  1796. if (0 == virgin) {
  1797. /* set the MAL IER ??? names may change with new spec ??? */
  1798. #if defined(CONFIG_440SPE) || \
  1799. defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
  1800. defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
  1801. defined(CONFIG_405EX)
  1802. mal_ier =
  1803. MAL_IER_PT | MAL_IER_PRE | MAL_IER_PWE |
  1804. MAL_IER_DE | MAL_IER_OTE | MAL_IER_OE | MAL_IER_PE ;
  1805. #else
  1806. mal_ier =
  1807. MAL_IER_DE | MAL_IER_NE | MAL_IER_TE |
  1808. MAL_IER_OPBE | MAL_IER_PLBE;
  1809. #endif
  1810. mtdcr (malesr, 0xffffffff); /* clear pending interrupts */
  1811. mtdcr (maltxdeir, 0xffffffff); /* clear pending interrupts */
  1812. mtdcr (malrxdeir, 0xffffffff); /* clear pending interrupts */
  1813. mtdcr (malier, mal_ier);
  1814. /* install MAL interrupt handler */
  1815. irq_install_handler (VECNUM_MAL_SERR,
  1816. (interrupt_handler_t *) enetInt,
  1817. dev);
  1818. irq_install_handler (VECNUM_MAL_TXEOB,
  1819. (interrupt_handler_t *) enetInt,
  1820. dev);
  1821. irq_install_handler (VECNUM_MAL_RXEOB,
  1822. (interrupt_handler_t *) enetInt,
  1823. dev);
  1824. irq_install_handler (VECNUM_MAL_TXDE,
  1825. (interrupt_handler_t *) enetInt,
  1826. dev);
  1827. irq_install_handler (VECNUM_MAL_RXDE,
  1828. (interrupt_handler_t *) enetInt,
  1829. dev);
  1830. virgin = 1;
  1831. }
  1832. eth_register (dev);
  1833. #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
  1834. miiphy_register (dev->name,
  1835. emac4xx_miiphy_read, emac4xx_miiphy_write);
  1836. #endif
  1837. } /* end for each supported device */
  1838. return 0;
  1839. }