nand_ids.c 5.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145
  1. /*
  2. * drivers/mtd/nandids.c
  3. *
  4. * Copyright (C) 2002 Thomas Gleixner (tglx@linutronix.de)
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. */
  11. #include <common.h>
  12. #include <linux/mtd/nand.h>
  13. /*
  14. * Chip ID list
  15. *
  16. * Name. ID code, pagesize, chipsize in MegaByte, eraseblock size,
  17. * options
  18. *
  19. * Pagesize; 0, 256, 512
  20. * 0 get this information from the extended chip ID
  21. + 256 256 Byte page size
  22. * 512 512 Byte page size
  23. */
  24. struct nand_flash_dev nand_flash_ids[] = {
  25. #ifdef CONFIG_MTD_NAND_MUSEUM_IDS
  26. {"NAND 1MiB 5V 8-bit", 0x6e, 256, 1, 0x1000, 0},
  27. {"NAND 2MiB 5V 8-bit", 0x64, 256, 2, 0x1000, 0},
  28. {"NAND 4MiB 5V 8-bit", 0x6b, 512, 4, 0x2000, 0},
  29. {"NAND 1MiB 3,3V 8-bit", 0xe8, 256, 1, 0x1000, 0},
  30. {"NAND 1MiB 3,3V 8-bit", 0xec, 256, 1, 0x1000, 0},
  31. {"NAND 2MiB 3,3V 8-bit", 0xea, 256, 2, 0x1000, 0},
  32. {"NAND 4MiB 3,3V 8-bit", 0xd5, 512, 4, 0x2000, 0},
  33. {"NAND 4MiB 3,3V 8-bit", 0xe3, 512, 4, 0x2000, 0},
  34. {"NAND 4MiB 3,3V 8-bit", 0xe5, 512, 4, 0x2000, 0},
  35. {"NAND 8MiB 3,3V 8-bit", 0xd6, 512, 8, 0x2000, 0},
  36. {"NAND 8MiB 1,8V 8-bit", 0x39, 512, 8, 0x2000, 0},
  37. {"NAND 8MiB 3,3V 8-bit", 0xe6, 512, 8, 0x2000, 0},
  38. {"NAND 8MiB 1,8V 16-bit", 0x49, 512, 8, 0x2000, NAND_BUSWIDTH_16},
  39. {"NAND 8MiB 3,3V 16-bit", 0x59, 512, 8, 0x2000, NAND_BUSWIDTH_16},
  40. #endif
  41. {"NAND 16MiB 1,8V 8-bit", 0x33, 512, 16, 0x4000, 0},
  42. {"NAND 16MiB 3,3V 8-bit", 0x73, 512, 16, 0x4000, 0},
  43. {"NAND 16MiB 1,8V 16-bit", 0x43, 512, 16, 0x4000, NAND_BUSWIDTH_16},
  44. {"NAND 16MiB 3,3V 16-bit", 0x53, 512, 16, 0x4000, NAND_BUSWIDTH_16},
  45. {"NAND 32MiB 1,8V 8-bit", 0x35, 512, 32, 0x4000, 0},
  46. {"NAND 32MiB 3,3V 8-bit", 0x75, 512, 32, 0x4000, 0},
  47. {"NAND 32MiB 1,8V 16-bit", 0x45, 512, 32, 0x4000, NAND_BUSWIDTH_16},
  48. {"NAND 32MiB 3,3V 16-bit", 0x55, 512, 32, 0x4000, NAND_BUSWIDTH_16},
  49. {"NAND 64MiB 1,8V 8-bit", 0x36, 512, 64, 0x4000, 0},
  50. {"NAND 64MiB 3,3V 8-bit", 0x76, 512, 64, 0x4000, 0},
  51. {"NAND 64MiB 1,8V 16-bit", 0x46, 512, 64, 0x4000, NAND_BUSWIDTH_16},
  52. {"NAND 64MiB 3,3V 16-bit", 0x56, 512, 64, 0x4000, NAND_BUSWIDTH_16},
  53. {"NAND 128MiB 1,8V 8-bit", 0x78, 512, 128, 0x4000, 0},
  54. {"NAND 128MiB 1,8V 8-bit", 0x39, 512, 128, 0x4000, 0},
  55. {"NAND 128MiB 3,3V 8-bit", 0x79, 512, 128, 0x4000, 0},
  56. {"NAND 128MiB 1,8V 16-bit", 0x72, 512, 128, 0x4000, NAND_BUSWIDTH_16},
  57. {"NAND 128MiB 1,8V 16-bit", 0x49, 512, 128, 0x4000, NAND_BUSWIDTH_16},
  58. {"NAND 128MiB 3,3V 16-bit", 0x74, 512, 128, 0x4000, NAND_BUSWIDTH_16},
  59. {"NAND 128MiB 3,3V 16-bit", 0x59, 512, 128, 0x4000, NAND_BUSWIDTH_16},
  60. {"NAND 256MiB 3,3V 8-bit", 0x71, 512, 256, 0x4000, 0},
  61. /*
  62. * These are the new chips with large page size. The pagesize and the
  63. * erasesize is determined from the extended id bytes
  64. */
  65. #define LP_OPTIONS (NAND_SAMSUNG_LP_OPTIONS | NAND_NO_READRDY | NAND_NO_AUTOINCR)
  66. #define LP_OPTIONS16 (LP_OPTIONS | NAND_BUSWIDTH_16)
  67. /*512 Megabit */
  68. {"NAND 64MiB 1,8V 8-bit", 0xA2, 0, 64, 0, LP_OPTIONS},
  69. {"NAND 64MiB 3,3V 8-bit", 0xF2, 0, 64, 0, LP_OPTIONS},
  70. {"NAND 64MiB 1,8V 16-bit", 0xB2, 0, 64, 0, LP_OPTIONS16},
  71. {"NAND 64MiB 3,3V 16-bit", 0xC2, 0, 64, 0, LP_OPTIONS16},
  72. /* 1 Gigabit */
  73. {"NAND 128MiB 1,8V 8-bit", 0xA1, 0, 128, 0, LP_OPTIONS},
  74. {"NAND 128MiB 3,3V 8-bit", 0xF1, 0, 128, 0, LP_OPTIONS},
  75. {"NAND 128MiB 1,8V 16-bit", 0xB1, 0, 128, 0, LP_OPTIONS16},
  76. {"NAND 128MiB 3,3V 16-bit", 0xC1, 0, 128, 0, LP_OPTIONS16},
  77. /* 2 Gigabit */
  78. {"NAND 256MiB 1,8V 8-bit", 0xAA, 0, 256, 0, LP_OPTIONS},
  79. {"NAND 256MiB 3,3V 8-bit", 0xDA, 0, 256, 0, LP_OPTIONS},
  80. {"NAND 256MiB 1,8V 16-bit", 0xBA, 0, 256, 0, LP_OPTIONS16},
  81. {"NAND 256MiB 3,3V 16-bit", 0xCA, 0, 256, 0, LP_OPTIONS16},
  82. /* 4 Gigabit */
  83. {"NAND 512MiB 1,8V 8-bit", 0xAC, 0, 512, 0, LP_OPTIONS},
  84. {"NAND 512MiB 3,3V 8-bit", 0xDC, 0, 512, 0, LP_OPTIONS},
  85. {"NAND 512MiB 1,8V 16-bit", 0xBC, 0, 512, 0, LP_OPTIONS16},
  86. {"NAND 512MiB 3,3V 16-bit", 0xCC, 0, 512, 0, LP_OPTIONS16},
  87. /* 8 Gigabit */
  88. {"NAND 1GiB 1,8V 8-bit", 0xA3, 0, 1024, 0, LP_OPTIONS},
  89. {"NAND 1GiB 3,3V 8-bit", 0xD3, 0, 1024, 0, LP_OPTIONS},
  90. {"NAND 1GiB 1,8V 16-bit", 0xB3, 0, 1024, 0, LP_OPTIONS16},
  91. {"NAND 1GiB 3,3V 16-bit", 0xC3, 0, 1024, 0, LP_OPTIONS16},
  92. /* 16 Gigabit */
  93. {"NAND 2GiB 1,8V 8-bit", 0xA5, 0, 2048, 0, LP_OPTIONS},
  94. {"NAND 2GiB 3,3V 8-bit", 0xD5, 0, 2048, 0, LP_OPTIONS},
  95. {"NAND 2GiB 1,8V 16-bit", 0xB5, 0, 2048, 0, LP_OPTIONS16},
  96. {"NAND 2GiB 3,3V 16-bit", 0xC5, 0, 2048, 0, LP_OPTIONS16},
  97. /*
  98. * Renesas AND 1 Gigabit. Those chips do not support extended id and
  99. * have a strange page/block layout ! The chosen minimum erasesize is
  100. * 4 * 2 * 2048 = 16384 Byte, as those chips have an array of 4 page
  101. * planes 1 block = 2 pages, but due to plane arrangement the blocks
  102. * 0-3 consists of page 0 + 4,1 + 5, 2 + 6, 3 + 7 Anyway JFFS2 would
  103. * increase the eraseblock size so we chose a combined one which can be
  104. * erased in one go There are more speed improvements for reads and
  105. * writes possible, but not implemented now
  106. */
  107. {"AND 128MiB 3,3V 8-bit", 0x01, 2048, 128, 0x4000,
  108. NAND_IS_AND | NAND_NO_AUTOINCR |NAND_NO_READRDY | NAND_4PAGE_ARRAY |
  109. BBT_AUTO_REFRESH
  110. },
  111. {NULL,}
  112. };
  113. /*
  114. * Manufacturer ID list
  115. */
  116. struct nand_manufacturers nand_manuf_ids[] = {
  117. {NAND_MFR_TOSHIBA, "Toshiba"},
  118. {NAND_MFR_SAMSUNG, "Samsung"},
  119. {NAND_MFR_FUJITSU, "Fujitsu"},
  120. {NAND_MFR_NATIONAL, "National"},
  121. {NAND_MFR_RENESAS, "Renesas"},
  122. {NAND_MFR_STMICRO, "ST Micro"},
  123. {NAND_MFR_HYNIX, "Hynix"},
  124. {NAND_MFR_MICRON, "Micron"},
  125. {NAND_MFR_AMD, "AMD"},
  126. {0x0, "Unknown"}
  127. };