virtlab2.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489
  1. /*
  2. * (C) Copyright 2006-2008
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_MPC823 1 /* This is a MPC823 CPU */
  33. #define CONFIG_VIRTLAB2 1 /* ...on a virtlab2 module */
  34. #define CONFIG_TQM8xxL 1
  35. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  36. #undef CONFIG_8xx_CONS_SMC2
  37. #undef CONFIG_8xx_CONS_NONE
  38. #define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
  39. #define CONFIG_BOOTCOUNT_LIMIT
  40. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  41. #define CONFIG_BOARD_TYPES 1 /* support board types */
  42. #define CONFIG_PREBOOT "echo;echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;echo"
  43. #undef CONFIG_BOOTARGS
  44. #define CONFIG_EXTRA_ENV_SETTINGS \
  45. "netdev=eth0\0" \
  46. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  47. "nfsroot=${serverip}:${rootpath}\0" \
  48. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  49. "addip=setenv bootargs ${bootargs} " \
  50. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  51. ":${hostname}:${netdev}:off panic=1\0" \
  52. "flash_nfs=run nfsargs addip;" \
  53. "bootm ${kernel_addr}\0" \
  54. "flash_self=run ramargs addip;" \
  55. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  56. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
  57. "rootpath=/opt/eldk/ppc_8xx\0" \
  58. "hostname=virtlab2\0" \
  59. "bootfile=virtlab2/uImage\0" \
  60. "fdt_addr=40040000\0" \
  61. "kernel_addr=40060000\0" \
  62. "ramdisk_addr=40200000\0" \
  63. "u-boot=virtlab2/u-image.bin\0" \
  64. "load=tftp 200000 ${u-boot}\0" \
  65. "update=prot off 40000000 +${filesize};" \
  66. "era 40000000 +${filesize};" \
  67. "cp.b 200000 40000000 ${filesize};" \
  68. "sete filesize;save\0" \
  69. ""
  70. #define CONFIG_BOOTCOMMAND "run flash_self"
  71. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  72. #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  73. #undef CONFIG_WATCHDOG /* watchdog disabled */
  74. #if defined(CONFIG_LCD)
  75. # undef CONFIG_STATUS_LED /* disturbs display */
  76. #else
  77. # define CONFIG_STATUS_LED 1 /* Status LED enabled */
  78. #endif /* CONFIG_LCD */
  79. #undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
  80. /*
  81. * BOOTP options
  82. */
  83. #define CONFIG_BOOTP_SUBNETMASK
  84. #define CONFIG_BOOTP_GATEWAY
  85. #define CONFIG_BOOTP_HOSTNAME
  86. #define CONFIG_BOOTP_BOOTPATH
  87. #define CONFIG_BOOTP_BOOTFILESIZE
  88. #define CONFIG_MAC_PARTITION
  89. #define CONFIG_DOS_PARTITION
  90. #define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
  91. /*
  92. * Command line configuration.
  93. */
  94. #include <config_cmd_default.h>
  95. #define CONFIG_CMD_ASKENV
  96. #define CONFIG_CMD_DATE
  97. #define CONFIG_CMD_DHCP
  98. #define CONFIG_CMD_IDE
  99. #define CONFIG_CMD_JFFS2
  100. #define CONFIG_CMD_NFS
  101. #define CONFIG_CMD_SNTP
  102. #if defined(CONFIG_SPLASH_SCREEN)
  103. #define CONFIG_CMD_BMP
  104. #endif
  105. #define CONFIG_NETCONSOLE
  106. /*
  107. * Miscellaneous configurable options
  108. */
  109. #define CFG_LONGHELP /* undef to save memory */
  110. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  111. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  112. #define CFG_HUSH_PARSER 1 /* use "hush" command parser */
  113. #ifdef CFG_HUSH_PARSER
  114. #define CFG_PROMPT_HUSH_PS2 "> "
  115. #endif
  116. #if defined(CONFIG_CMD_KGDB)
  117. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  118. #else
  119. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  120. #endif
  121. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  122. #define CFG_MAXARGS 16 /* max number of command args */
  123. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  124. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  125. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  126. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  127. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  128. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  129. /*
  130. * Low Level Configuration Settings
  131. * (address mappings, register initial values, etc.)
  132. * You should know what you are doing if you make changes here.
  133. */
  134. /*-----------------------------------------------------------------------
  135. * Internal Memory Mapped Register
  136. */
  137. #define CFG_IMMR 0xFFF00000
  138. /*-----------------------------------------------------------------------
  139. * Definitions for initial stack pointer and data area (in DPRAM)
  140. */
  141. #define CFG_INIT_RAM_ADDR CFG_IMMR
  142. #define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  143. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  144. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  145. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  146. /*-----------------------------------------------------------------------
  147. * Start addresses for the final memory configuration
  148. * (Set up by the startup code)
  149. * Please note that CFG_SDRAM_BASE _must_ start at 0
  150. */
  151. #define CFG_SDRAM_BASE 0x00000000
  152. #define CFG_FLASH_BASE 0x40000000
  153. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  154. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  155. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  156. /*
  157. * For booting Linux, the board info and command line data
  158. * have to be in the first 8 MB of memory, since this is
  159. * the maximum mapped by the Linux kernel during initialization.
  160. */
  161. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  162. /*-----------------------------------------------------------------------
  163. * FLASH organization
  164. */
  165. /* use CFI flash driver */
  166. #define CFG_FLASH_CFI 1 /* Flash is CFI conformant */
  167. #define CFG_FLASH_CFI_DRIVER 1 /* Use the common driver */
  168. #define CFG_FLASH_BANKS_LIST { CFG_FLASH_BASE, CFG_FLASH_BASE+flash_info[0].size }
  169. #define CFG_FLASH_EMPTY_INFO
  170. #define CFG_FLASH_USE_BUFFER_WRITE 1
  171. #define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
  172. #define CFG_MAX_FLASH_SECT 71 /* max number of sectors on one chip */
  173. #define CFG_ENV_IS_IN_FLASH 1
  174. #define CFG_ENV_OFFSET 0x8000 /* Offset of Environment Sector */
  175. #define CFG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
  176. /* Address and size of Redundant Environment Sector */
  177. #define CFG_ENV_OFFSET_REDUND (CFG_ENV_OFFSET+CFG_ENV_SIZE)
  178. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  179. #define CFG_USE_PPCENV /* Environment embedded in sect .ppcenv */
  180. /*-----------------------------------------------------------------------
  181. * Dynamic MTD partition support
  182. */
  183. #define CONFIG_JFFS2_CMDLINE
  184. #define MTDIDS_DEFAULT "nor0=TQM8xxL-0"
  185. #define MTDPARTS_DEFAULT "mtdparts=TQM8xxL-0:256k(u-boot)," \
  186. "128k(dtb)," \
  187. "1664k(kernel)," \
  188. "2m(rootfs)," \
  189. "4m(data)"
  190. /*-----------------------------------------------------------------------
  191. * Hardware Information Block
  192. */
  193. #define CFG_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
  194. #define CFG_HWINFO_SIZE 0x00000040 /* size of HW Info block */
  195. #define CFG_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
  196. /*-----------------------------------------------------------------------
  197. * Cache Configuration
  198. */
  199. #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  200. #if defined(CONFIG_CMD_KGDB)
  201. #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  202. #endif
  203. /*-----------------------------------------------------------------------
  204. * SYPCR - System Protection Control 11-9
  205. * SYPCR can only be written once after reset!
  206. *-----------------------------------------------------------------------
  207. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  208. */
  209. #if defined(CONFIG_WATCHDOG)
  210. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  211. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  212. #else
  213. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  214. #endif
  215. /*-----------------------------------------------------------------------
  216. * SIUMCR - SIU Module Configuration 11-6
  217. *-----------------------------------------------------------------------
  218. * PCMCIA config., multi-function pin tri-state
  219. */
  220. #ifndef CONFIG_CAN_DRIVER
  221. #define CFG_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  222. #else /* we must activate GPL5 in the SIUMCR for CAN */
  223. #define CFG_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  224. #endif /* CONFIG_CAN_DRIVER */
  225. /*-----------------------------------------------------------------------
  226. * TBSCR - Time Base Status and Control 11-26
  227. *-----------------------------------------------------------------------
  228. * Clear Reference Interrupt Status, Timebase freezing enabled
  229. */
  230. #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  231. /*-----------------------------------------------------------------------
  232. * RTCSC - Real-Time Clock Status and Control Register 11-27
  233. *-----------------------------------------------------------------------
  234. */
  235. #define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
  236. /*-----------------------------------------------------------------------
  237. * PISCR - Periodic Interrupt Status and Control 11-31
  238. *-----------------------------------------------------------------------
  239. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  240. */
  241. #define CFG_PISCR (PISCR_PS | PISCR_PITF)
  242. /*-----------------------------------------------------------------------
  243. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  244. *-----------------------------------------------------------------------
  245. * Reset PLL lock status sticky bit, timer expired status bit and timer
  246. * interrupt status bit
  247. */
  248. #define CFG_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
  249. /*-----------------------------------------------------------------------
  250. * SCCR - System Clock and reset Control Register 15-27
  251. *-----------------------------------------------------------------------
  252. * Set clock output, timebase and RTC source and divider,
  253. * power management and some other internal clocks
  254. */
  255. #define SCCR_MASK SCCR_EBDF11
  256. #define CFG_SCCR (SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  257. SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
  258. SCCR_DFALCD00)
  259. /*-----------------------------------------------------------------------
  260. * PCMCIA stuff
  261. *-----------------------------------------------------------------------
  262. *
  263. */
  264. #define CFG_PCMCIA_MEM_ADDR (0xE0000000)
  265. #define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
  266. #define CFG_PCMCIA_DMA_ADDR (0xE4000000)
  267. #define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
  268. #define CFG_PCMCIA_ATTRB_ADDR (0xE8000000)
  269. #define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  270. #define CFG_PCMCIA_IO_ADDR (0xEC000000)
  271. #define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
  272. /*-----------------------------------------------------------------------
  273. * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
  274. *-----------------------------------------------------------------------
  275. */
  276. #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
  277. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  278. #undef CONFIG_IDE_LED /* LED for ide not supported */
  279. #undef CONFIG_IDE_RESET /* reset for ide not supported */
  280. #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
  281. #define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
  282. #define CFG_ATA_IDE0_OFFSET 0x0000
  283. #define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR
  284. /* Offset for data I/O */
  285. #define CFG_ATA_DATA_OFFSET (CFG_PCMCIA_MEM_SIZE + 0x320)
  286. /* Offset for normal register accesses */
  287. #define CFG_ATA_REG_OFFSET (2 * CFG_PCMCIA_MEM_SIZE + 0x320)
  288. /* Offset for alternate registers */
  289. #define CFG_ATA_ALT_OFFSET 0x0100
  290. /*-----------------------------------------------------------------------
  291. *
  292. *-----------------------------------------------------------------------
  293. *
  294. */
  295. #define CFG_DER 0
  296. /*
  297. * Init Memory Controller:
  298. *
  299. * BR0/1 and OR0/1 (FLASH)
  300. */
  301. #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
  302. #define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
  303. /* used to re-map FLASH both when starting from SRAM or FLASH:
  304. * restrict access enough to keep SRAM working (if any)
  305. * but not too much to meddle with FLASH accesses
  306. */
  307. #define CFG_REMAP_OR_AM 0x80000000 /* OR addr mask */
  308. #define CFG_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
  309. /*
  310. * FLASH timing:
  311. */
  312. #define CFG_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_TRLX | OR_CSNT_SAM | \
  313. OR_SCY_3_CLK | OR_EHTR | OR_BI)
  314. #define CFG_OR0_REMAP (CFG_REMAP_OR_AM | CFG_OR_TIMING_FLASH)
  315. #define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
  316. #define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
  317. #define CFG_OR1_REMAP CFG_OR0_REMAP
  318. #define CFG_OR1_PRELIM CFG_OR0_PRELIM
  319. #define CFG_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V )
  320. /*
  321. * BR2/3 and OR2/3 (SDRAM)
  322. *
  323. */
  324. #define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
  325. #define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
  326. #define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
  327. /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
  328. #define CFG_OR_TIMING_SDRAM 0x00000A00
  329. #define CFG_OR2_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_SDRAM )
  330. #define CFG_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  331. #ifndef CONFIG_CAN_DRIVER
  332. #define CFG_OR3_PRELIM CFG_OR2_PRELIM
  333. #define CFG_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  334. #else /* CAN uses CS3#, so we can have only one SDRAM bank anyway */
  335. #define CFG_CAN_BASE 0xC0000000 /* CAN mapped at 0xC0000000 */
  336. #define CFG_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
  337. #define CFG_OR3_CAN (CFG_CAN_OR_AM | OR_G5LA | OR_BI)
  338. #define CFG_BR3_CAN ((CFG_CAN_BASE & BR_BA_MSK) | \
  339. BR_PS_8 | BR_MS_UPMB | BR_V )
  340. #endif /* CONFIG_CAN_DRIVER */
  341. /*
  342. * Memory Periodic Timer Prescaler
  343. *
  344. * The Divider for PTA (refresh timer) configuration is based on an
  345. * example SDRAM configuration (64 MBit, one bank). The adjustment to
  346. * the number of chip selects (NCS) and the actually needed refresh
  347. * rate is done by setting MPTPR.
  348. *
  349. * PTA is calculated from
  350. * PTA = (gclk * Trefresh) / ((2 ^ (2 * DFBRG)) * PTP * NCS)
  351. *
  352. * gclk CPU clock (not bus clock!)
  353. * Trefresh Refresh cycle * 4 (four word bursts used)
  354. *
  355. * 4096 Rows from SDRAM example configuration
  356. * 1000 factor s -> ms
  357. * 32 PTP (pre-divider from MPTPR) from SDRAM example configuration
  358. * 4 Number of refresh cycles per period
  359. * 64 Refresh cycle in ms per number of rows
  360. * --------------------------------------------
  361. * Divider = 4096 * 32 * 1000 / (4 * 64) = 512000
  362. *
  363. * 50 MHz => 50.000.000 / Divider = 98
  364. * 66 Mhz => 66.000.000 / Divider = 129
  365. * 80 Mhz => 80.000.000 / Divider = 156
  366. */
  367. #define CFG_PTA_PER_CLK ((4096 * 32 * 1000) / (4 * 64))
  368. #define CFG_MAMR_PTA 98
  369. /*
  370. * For 16 MBit, refresh rates could be 31.3 us
  371. * (= 64 ms / 2K = 125 / quad bursts).
  372. * For a simpler initialization, 15.6 us is used instead.
  373. *
  374. * #define CFG_MPTPR_2BK_2K MPTPR_PTP_DIV32 for 2 banks
  375. * #define CFG_MPTPR_1BK_2K MPTPR_PTP_DIV64 for 1 bank
  376. */
  377. #define CFG_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
  378. #define CFG_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
  379. /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
  380. #define CFG_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
  381. #define CFG_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
  382. /*
  383. * MAMR settings for SDRAM
  384. */
  385. /* 8 column SDRAM */
  386. #define CFG_MAMR_8COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  387. MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
  388. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  389. /* 9 column SDRAM */
  390. #define CFG_MAMR_9COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  391. MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
  392. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  393. /*
  394. * Internal Definitions
  395. *
  396. * Boot Flags
  397. */
  398. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  399. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  400. /* Map peripheral control registers on CS4 */
  401. #define CFG_PERIPHERAL_BASE 0xA0000000
  402. #define CFG_PERIPHERAL_OR_AM 0xFFFF8000 /* 32 kB address mask */
  403. #define CFG_OR4_PRELIM (CFG_PERIPHERAL_OR_AM | OR_TRLX | OR_CSNT_SAM | \
  404. OR_SCY_2_CLK)
  405. #define CFG_BR4_PRELIM ((CFG_PERIPHERAL_BASE & BR_BA_MSK) | BR_PS_8 | BR_V)
  406. #define PCMCIA_CTRL (CFG_PERIPHERAL_BASE + 0xB00)
  407. #endif /* __CONFIG_H */