TQM862M.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488
  1. /*
  2. * (C) Copyright 2000-2005
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_MPC860 1
  33. #define CONFIG_MPC860T 1
  34. #define CONFIG_MPC862 1
  35. #define CONFIG_TQM862M 1 /* ...on a TQM8xxM module */
  36. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  37. #undef CONFIG_8xx_CONS_SMC2
  38. #undef CONFIG_8xx_CONS_NONE
  39. #define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
  40. #define CONFIG_BOOTCOUNT_LIMIT
  41. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  42. #define CONFIG_BOARD_TYPES 1 /* support board types */
  43. #define CONFIG_PREBOOT "echo;" \
  44. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  45. "echo"
  46. #undef CONFIG_BOOTARGS
  47. #define CONFIG_EXTRA_ENV_SETTINGS \
  48. "netdev=eth0\0" \
  49. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  50. "nfsroot=${serverip}:${rootpath}\0" \
  51. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  52. "addip=setenv bootargs ${bootargs} " \
  53. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  54. ":${hostname}:${netdev}:off panic=1\0" \
  55. "flash_nfs=run nfsargs addip;" \
  56. "bootm ${kernel_addr}\0" \
  57. "flash_self=run ramargs addip;" \
  58. "bootm ${kernel_addr} ${ramdisk_addr}\0" \
  59. "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
  60. "rootpath=/opt/eldk/ppc_8xx\0" \
  61. "hostname=TQM862M\0" \
  62. "bootfile=TQM862M/uImage\0" \
  63. "fdt_addr=40080000\0" \
  64. "kernel_addr=400A0000\0" \
  65. "ramdisk_addr=40280000\0" \
  66. "u-boot=TQM862M/u-image.bin\0" \
  67. "load=tftp 200000 ${u-boot}\0" \
  68. "update=prot off 40000000 +${filesize};" \
  69. "era 40000000 +${filesize};" \
  70. "cp.b 200000 40000000 ${filesize};" \
  71. "sete filesize;save\0" \
  72. ""
  73. #define CONFIG_BOOTCOMMAND "run flash_self"
  74. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  75. #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  76. #undef CONFIG_WATCHDOG /* watchdog disabled */
  77. #define CONFIG_STATUS_LED 1 /* Status LED enabled */
  78. #undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
  79. /*
  80. * BOOTP options
  81. */
  82. #define CONFIG_BOOTP_SUBNETMASK
  83. #define CONFIG_BOOTP_GATEWAY
  84. #define CONFIG_BOOTP_HOSTNAME
  85. #define CONFIG_BOOTP_BOOTPATH
  86. #define CONFIG_BOOTP_BOOTFILESIZE
  87. #define CONFIG_MAC_PARTITION
  88. #define CONFIG_DOS_PARTITION
  89. #define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
  90. /*
  91. * Command line configuration.
  92. */
  93. #include <config_cmd_default.h>
  94. #define CONFIG_CMD_ASKENV
  95. #define CONFIG_CMD_DATE
  96. #define CONFIG_CMD_DHCP
  97. #define CONFIG_CMD_ELF
  98. #define CONFIG_CMD_IDE
  99. #define CONFIG_CMD_JFFS2
  100. #define CONFIG_CMD_NFS
  101. #define CONFIG_CMD_SNTP
  102. #define CONFIG_NETCONSOLE
  103. /*
  104. * Miscellaneous configurable options
  105. */
  106. #define CFG_LONGHELP /* undef to save memory */
  107. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  108. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  109. #define CFG_HUSH_PARSER 1 /* Use the HUSH parser */
  110. #ifdef CFG_HUSH_PARSER
  111. #define CFG_PROMPT_HUSH_PS2 "> "
  112. #endif
  113. #if defined(CONFIG_CMD_KGDB)
  114. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  115. #else
  116. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  117. #endif
  118. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  119. #define CFG_MAXARGS 16 /* max number of command args */
  120. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  121. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  122. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  123. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  124. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  125. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  126. /*
  127. * Low Level Configuration Settings
  128. * (address mappings, register initial values, etc.)
  129. * You should know what you are doing if you make changes here.
  130. */
  131. /*-----------------------------------------------------------------------
  132. * Internal Memory Mapped Register
  133. */
  134. #define CFG_IMMR 0xFFF00000
  135. /*-----------------------------------------------------------------------
  136. * Definitions for initial stack pointer and data area (in DPRAM)
  137. */
  138. #define CFG_INIT_RAM_ADDR CFG_IMMR
  139. #define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  140. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  141. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  142. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  143. /*-----------------------------------------------------------------------
  144. * Start addresses for the final memory configuration
  145. * (Set up by the startup code)
  146. * Please note that CFG_SDRAM_BASE _must_ start at 0
  147. */
  148. #define CFG_SDRAM_BASE 0x00000000
  149. #define CFG_FLASH_BASE 0x40000000
  150. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  151. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  152. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  153. /*
  154. * For booting Linux, the board info and command line data
  155. * have to be in the first 8 MB of memory, since this is
  156. * the maximum mapped by the Linux kernel during initialization.
  157. */
  158. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  159. /*-----------------------------------------------------------------------
  160. * FLASH organization
  161. */
  162. /* use CFI flash driver */
  163. #define CFG_FLASH_CFI 1 /* Flash is CFI conformant */
  164. #define CFG_FLASH_CFI_DRIVER 1 /* Use the common driver */
  165. #define CFG_FLASH_BANKS_LIST { CFG_FLASH_BASE }
  166. #define CFG_FLASH_EMPTY_INFO
  167. #define CFG_FLASH_USE_BUFFER_WRITE 1
  168. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  169. #define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
  170. #define CFG_ENV_IS_IN_FLASH 1
  171. #define CFG_ENV_OFFSET 0x40000 /* Offset of Environment Sector */
  172. #define CFG_ENV_SIZE 0x08000 /* Total Size of Environment */
  173. #define CFG_ENV_SECT_SIZE 0x20000 /* Total Size of Environment Sector */
  174. /* Address and size of Redundant Environment Sector */
  175. #define CFG_ENV_OFFSET_REDUND (CFG_ENV_OFFSET+CFG_ENV_SECT_SIZE)
  176. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  177. #define CFG_USE_PPCENV /* Environment embedded in sect .ppcenv */
  178. /*-----------------------------------------------------------------------
  179. * Dynamic MTD partition support
  180. */
  181. #define CONFIG_JFFS2_CMDLINE
  182. #define MTDIDS_DEFAULT "nor0=TQM8xxM-0"
  183. #define MTDPARTS_DEFAULT "mtdparts=TQM8xxM-0:512k(u-boot)," \
  184. "128k(dtb)," \
  185. "1920k(kernel)," \
  186. "5632(rootfs)," \
  187. "4m(data)"
  188. /*-----------------------------------------------------------------------
  189. * Hardware Information Block
  190. */
  191. #define CFG_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
  192. #define CFG_HWINFO_SIZE 0x00000040 /* size of HW Info block */
  193. #define CFG_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
  194. /*-----------------------------------------------------------------------
  195. * Cache Configuration
  196. */
  197. #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  198. #if defined(CONFIG_CMD_KGDB)
  199. #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  200. #endif
  201. /*-----------------------------------------------------------------------
  202. * SYPCR - System Protection Control 11-9
  203. * SYPCR can only be written once after reset!
  204. *-----------------------------------------------------------------------
  205. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  206. */
  207. #if defined(CONFIG_WATCHDOG)
  208. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  209. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  210. #else
  211. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  212. #endif
  213. /*-----------------------------------------------------------------------
  214. * SIUMCR - SIU Module Configuration 11-6
  215. *-----------------------------------------------------------------------
  216. * PCMCIA config., multi-function pin tri-state
  217. */
  218. #ifndef CONFIG_CAN_DRIVER
  219. #define CFG_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  220. #else /* we must activate GPL5 in the SIUMCR for CAN */
  221. #define CFG_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  222. #endif /* CONFIG_CAN_DRIVER */
  223. /*-----------------------------------------------------------------------
  224. * TBSCR - Time Base Status and Control 11-26
  225. *-----------------------------------------------------------------------
  226. * Clear Reference Interrupt Status, Timebase freezing enabled
  227. */
  228. #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  229. /*-----------------------------------------------------------------------
  230. * RTCSC - Real-Time Clock Status and Control Register 11-27
  231. *-----------------------------------------------------------------------
  232. */
  233. #define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
  234. /*-----------------------------------------------------------------------
  235. * PISCR - Periodic Interrupt Status and Control 11-31
  236. *-----------------------------------------------------------------------
  237. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  238. */
  239. #define CFG_PISCR (PISCR_PS | PISCR_PITF)
  240. /*-----------------------------------------------------------------------
  241. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  242. *-----------------------------------------------------------------------
  243. * Reset PLL lock status sticky bit, timer expired status bit and timer
  244. * interrupt status bit
  245. */
  246. #define CFG_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
  247. /*-----------------------------------------------------------------------
  248. * SCCR - System Clock and reset Control Register 15-27
  249. *-----------------------------------------------------------------------
  250. * Set clock output, timebase and RTC source and divider,
  251. * power management and some other internal clocks
  252. */
  253. #define SCCR_MASK SCCR_EBDF11
  254. #define CFG_SCCR (SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  255. SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
  256. SCCR_DFALCD00)
  257. /*-----------------------------------------------------------------------
  258. * PCMCIA stuff
  259. *-----------------------------------------------------------------------
  260. *
  261. */
  262. #define CFG_PCMCIA_MEM_ADDR (0xE0000000)
  263. #define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
  264. #define CFG_PCMCIA_DMA_ADDR (0xE4000000)
  265. #define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
  266. #define CFG_PCMCIA_ATTRB_ADDR (0xE8000000)
  267. #define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  268. #define CFG_PCMCIA_IO_ADDR (0xEC000000)
  269. #define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
  270. /*-----------------------------------------------------------------------
  271. * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
  272. *-----------------------------------------------------------------------
  273. */
  274. #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
  275. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  276. #undef CONFIG_IDE_LED /* LED for ide not supported */
  277. #undef CONFIG_IDE_RESET /* reset for ide not supported */
  278. #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
  279. #define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
  280. #define CFG_ATA_IDE0_OFFSET 0x0000
  281. #define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR
  282. /* Offset for data I/O */
  283. #define CFG_ATA_DATA_OFFSET (CFG_PCMCIA_MEM_SIZE + 0x320)
  284. /* Offset for normal register accesses */
  285. #define CFG_ATA_REG_OFFSET (2 * CFG_PCMCIA_MEM_SIZE + 0x320)
  286. /* Offset for alternate registers */
  287. #define CFG_ATA_ALT_OFFSET 0x0100
  288. /*-----------------------------------------------------------------------
  289. *
  290. *-----------------------------------------------------------------------
  291. *
  292. */
  293. #define CFG_DER 0
  294. /*
  295. * Init Memory Controller:
  296. *
  297. * BR0/1 and OR0/1 (FLASH)
  298. */
  299. #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
  300. #define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #1 */
  301. /* used to re-map FLASH both when starting from SRAM or FLASH:
  302. * restrict access enough to keep SRAM working (if any)
  303. * but not too much to meddle with FLASH accesses
  304. */
  305. #define CFG_REMAP_OR_AM 0x80000000 /* OR addr mask */
  306. #define CFG_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
  307. /*
  308. * FLASH timing:
  309. */
  310. #define CFG_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_TRLX | OR_CSNT_SAM | \
  311. OR_SCY_3_CLK | OR_EHTR | OR_BI)
  312. #define CFG_OR0_REMAP (CFG_REMAP_OR_AM | CFG_OR_TIMING_FLASH)
  313. #define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
  314. #define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
  315. #define CFG_OR1_REMAP CFG_OR0_REMAP
  316. #define CFG_OR1_PRELIM CFG_OR0_PRELIM
  317. #define CFG_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V )
  318. /*
  319. * BR2/3 and OR2/3 (SDRAM)
  320. *
  321. */
  322. #define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
  323. #define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
  324. #define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
  325. /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
  326. #define CFG_OR_TIMING_SDRAM 0x00000A00
  327. #define CFG_OR2_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_SDRAM )
  328. #define CFG_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  329. #ifndef CONFIG_CAN_DRIVER
  330. #define CFG_OR3_PRELIM CFG_OR2_PRELIM
  331. #define CFG_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  332. #else /* CAN uses CS3#, so we can have only one SDRAM bank anyway */
  333. #define CFG_CAN_BASE 0xC0000000 /* CAN mapped at 0xC0000000 */
  334. #define CFG_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
  335. #define CFG_OR3_CAN (CFG_CAN_OR_AM | OR_G5LA | OR_BI)
  336. #define CFG_BR3_CAN ((CFG_CAN_BASE & BR_BA_MSK) | \
  337. BR_PS_8 | BR_MS_UPMB | BR_V )
  338. #endif /* CONFIG_CAN_DRIVER */
  339. /*
  340. * Memory Periodic Timer Prescaler
  341. *
  342. * The Divider for PTA (refresh timer) configuration is based on an
  343. * example SDRAM configuration (64 MBit, one bank). The adjustment to
  344. * the number of chip selects (NCS) and the actually needed refresh
  345. * rate is done by setting MPTPR.
  346. *
  347. * PTA is calculated from
  348. * PTA = (gclk * Trefresh) / ((2 ^ (2 * DFBRG)) * PTP * NCS)
  349. *
  350. * gclk CPU clock (not bus clock!)
  351. * Trefresh Refresh cycle * 4 (four word bursts used)
  352. *
  353. * 4096 Rows from SDRAM example configuration
  354. * 1000 factor s -> ms
  355. * 32 PTP (pre-divider from MPTPR) from SDRAM example configuration
  356. * 4 Number of refresh cycles per period
  357. * 64 Refresh cycle in ms per number of rows
  358. * --------------------------------------------
  359. * Divider = 4096 * 32 * 1000 / (4 * 64) = 512000
  360. *
  361. * 50 MHz => 50.000.000 / Divider = 98
  362. * 66 Mhz => 66.000.000 / Divider = 129
  363. * 80 Mhz => 80.000.000 / Divider = 156
  364. * 100 Mhz => 100.000.000 / Divider = 195
  365. */
  366. #define CFG_PTA_PER_CLK ((4096 * 32 * 1000) / (4 * 64))
  367. #define CFG_MAMR_PTA 98
  368. /*
  369. * For 16 MBit, refresh rates could be 31.3 us
  370. * (= 64 ms / 2K = 125 / quad bursts).
  371. * For a simpler initialization, 15.6 us is used instead.
  372. *
  373. * #define CFG_MPTPR_2BK_2K MPTPR_PTP_DIV32 for 2 banks
  374. * #define CFG_MPTPR_1BK_2K MPTPR_PTP_DIV64 for 1 bank
  375. */
  376. #define CFG_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
  377. #define CFG_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
  378. /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
  379. #define CFG_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
  380. #define CFG_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
  381. /*
  382. * MAMR settings for SDRAM
  383. */
  384. /* 8 column SDRAM */
  385. #define CFG_MAMR_8COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  386. MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
  387. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  388. /* 9 column SDRAM */
  389. #define CFG_MAMR_9COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  390. MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
  391. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  392. /*
  393. * Internal Definitions
  394. *
  395. * Boot Flags
  396. */
  397. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  398. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  399. #define CONFIG_NET_MULTI
  400. #define CONFIG_SCC1_ENET
  401. #define CONFIG_FEC_ENET
  402. #define CONFIG_ETHPRIME "SCC ETHERNET"
  403. #endif /* __CONFIG_H */