io.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335
  1. /*
  2. * linux/include/asm-arm/io.h
  3. *
  4. * Copyright (C) 1996-2000 Russell King
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * Modifications:
  11. * 16-Sep-1996 RMK Inlined the inx/outx functions & optimised for both
  12. * constant addresses and variable addresses.
  13. * 04-Dec-1997 RMK Moved a lot of this stuff to the new architecture
  14. * specific IO header files.
  15. * 27-Mar-1999 PJB Second parameter of memcpy_toio is const..
  16. * 04-Apr-1999 PJB Added check_signature.
  17. * 12-Dec-1999 RMK More cleanups
  18. * 18-Jun-2000 RMK Removed virt_to_* and friends definitions
  19. */
  20. #ifndef __ASM_ARM_IO_H
  21. #define __ASM_ARM_IO_H
  22. #ifdef __KERNEL__
  23. #include <linux/types.h>
  24. #include <asm/byteorder.h>
  25. #include <asm/memory.h>
  26. #if 0 /* XXX###XXX */
  27. #include <asm/arch/hardware.h>
  28. #endif /* XXX###XXX */
  29. static inline void sync(void)
  30. {
  31. }
  32. /*
  33. * Given a physical address and a length, return a virtual address
  34. * that can be used to access the memory range with the caching
  35. * properties specified by "flags".
  36. */
  37. #define MAP_NOCACHE (0)
  38. #define MAP_WRCOMBINE (0)
  39. #define MAP_WRBACK (0)
  40. #define MAP_WRTHROUGH (0)
  41. static inline void *
  42. map_physmem(phys_addr_t paddr, unsigned long len, unsigned long flags)
  43. {
  44. return (void *)paddr;
  45. }
  46. /*
  47. * Take down a mapping set up by map_physmem().
  48. */
  49. static inline void unmap_physmem(void *vaddr, unsigned long flags)
  50. {
  51. }
  52. /*
  53. * Generic virtual read/write. Note that we don't support half-word
  54. * read/writes. We define __arch_*[bl] here, and leave __arch_*w
  55. * to the architecture specific code.
  56. */
  57. #define __arch_getb(a) (*(volatile unsigned char *)(a))
  58. #define __arch_getw(a) (*(volatile unsigned short *)(a))
  59. #define __arch_getl(a) (*(volatile unsigned int *)(a))
  60. #define __arch_putb(v,a) (*(volatile unsigned char *)(a) = (v))
  61. #define __arch_putw(v,a) (*(volatile unsigned short *)(a) = (v))
  62. #define __arch_putl(v,a) (*(volatile unsigned int *)(a) = (v))
  63. extern void __raw_writesb(unsigned int addr, const void *data, int bytelen);
  64. extern void __raw_writesw(unsigned int addr, const void *data, int wordlen);
  65. extern void __raw_writesl(unsigned int addr, const void *data, int longlen);
  66. extern void __raw_readsb(unsigned int addr, void *data, int bytelen);
  67. extern void __raw_readsw(unsigned int addr, void *data, int wordlen);
  68. extern void __raw_readsl(unsigned int addr, void *data, int longlen);
  69. #define __raw_writeb(v,a) __arch_putb(v,a)
  70. #define __raw_writew(v,a) __arch_putw(v,a)
  71. #define __raw_writel(v,a) __arch_putl(v,a)
  72. #define __raw_readb(a) __arch_getb(a)
  73. #define __raw_readw(a) __arch_getw(a)
  74. #define __raw_readl(a) __arch_getl(a)
  75. #define writeb(v,a) __arch_putb(v,a)
  76. #define writew(v,a) __arch_putw(v,a)
  77. #define writel(v,a) __arch_putl(v,a)
  78. #define readb(a) __arch_getb(a)
  79. #define readw(a) __arch_getw(a)
  80. #define readl(a) __arch_getl(a)
  81. /*
  82. * The compiler seems to be incapable of optimising constants
  83. * properly. Spell it out to the compiler in some cases.
  84. * These are only valid for small values of "off" (< 1<<12)
  85. */
  86. #define __raw_base_writeb(val,base,off) __arch_base_putb(val,base,off)
  87. #define __raw_base_writew(val,base,off) __arch_base_putw(val,base,off)
  88. #define __raw_base_writel(val,base,off) __arch_base_putl(val,base,off)
  89. #define __raw_base_readb(base,off) __arch_base_getb(base,off)
  90. #define __raw_base_readw(base,off) __arch_base_getw(base,off)
  91. #define __raw_base_readl(base,off) __arch_base_getl(base,off)
  92. /*
  93. * Now, pick up the machine-defined IO definitions
  94. */
  95. #if 0 /* XXX###XXX */
  96. #include <asm/arch/io.h>
  97. #endif /* XXX###XXX */
  98. /*
  99. * IO port access primitives
  100. * -------------------------
  101. *
  102. * The ARM doesn't have special IO access instructions; all IO is memory
  103. * mapped. Note that these are defined to perform little endian accesses
  104. * only. Their primary purpose is to access PCI and ISA peripherals.
  105. *
  106. * Note that for a big endian machine, this implies that the following
  107. * big endian mode connectivity is in place, as described by numerous
  108. * ARM documents:
  109. *
  110. * PCI: D0-D7 D8-D15 D16-D23 D24-D31
  111. * ARM: D24-D31 D16-D23 D8-D15 D0-D7
  112. *
  113. * The machine specific io.h include defines __io to translate an "IO"
  114. * address to a memory address.
  115. *
  116. * Note that we prevent GCC re-ordering or caching values in expressions
  117. * by introducing sequence points into the in*() definitions. Note that
  118. * __raw_* do not guarantee this behaviour.
  119. *
  120. * The {in,out}[bwl] macros are for emulating x86-style PCI/ISA IO space.
  121. */
  122. #ifdef __io
  123. #define outb(v,p) __raw_writeb(v,__io(p))
  124. #define outw(v,p) __raw_writew(cpu_to_le16(v),__io(p))
  125. #define outl(v,p) __raw_writel(cpu_to_le32(v),__io(p))
  126. #define inb(p) ({ unsigned int __v = __raw_readb(__io(p)); __v; })
  127. #define inw(p) ({ unsigned int __v = le16_to_cpu(__raw_readw(__io(p))); __v; })
  128. #define inl(p) ({ unsigned int __v = le32_to_cpu(__raw_readl(__io(p))); __v; })
  129. #define outsb(p,d,l) __raw_writesb(__io(p),d,l)
  130. #define outsw(p,d,l) __raw_writesw(__io(p),d,l)
  131. #define outsl(p,d,l) __raw_writesl(__io(p),d,l)
  132. #define insb(p,d,l) __raw_readsb(__io(p),d,l)
  133. #define insw(p,d,l) __raw_readsw(__io(p),d,l)
  134. #define insl(p,d,l) __raw_readsl(__io(p),d,l)
  135. #endif
  136. #define outb_p(val,port) outb((val),(port))
  137. #define outw_p(val,port) outw((val),(port))
  138. #define outl_p(val,port) outl((val),(port))
  139. #define inb_p(port) inb((port))
  140. #define inw_p(port) inw((port))
  141. #define inl_p(port) inl((port))
  142. #define outsb_p(port,from,len) outsb(port,from,len)
  143. #define outsw_p(port,from,len) outsw(port,from,len)
  144. #define outsl_p(port,from,len) outsl(port,from,len)
  145. #define insb_p(port,to,len) insb(port,to,len)
  146. #define insw_p(port,to,len) insw(port,to,len)
  147. #define insl_p(port,to,len) insl(port,to,len)
  148. /*
  149. * ioremap and friends.
  150. *
  151. * ioremap takes a PCI memory address, as specified in
  152. * linux/Documentation/IO-mapping.txt. If you want a
  153. * physical address, use __ioremap instead.
  154. */
  155. extern void * __ioremap(unsigned long offset, size_t size, unsigned long flags);
  156. extern void __iounmap(void *addr);
  157. /*
  158. * Generic ioremap support.
  159. *
  160. * Define:
  161. * iomem_valid_addr(off,size)
  162. * iomem_to_phys(off)
  163. */
  164. #ifdef iomem_valid_addr
  165. #define __arch_ioremap(off,sz,nocache) \
  166. ({ \
  167. unsigned long _off = (off), _size = (sz); \
  168. void *_ret = (void *)0; \
  169. if (iomem_valid_addr(_off, _size)) \
  170. _ret = __ioremap(iomem_to_phys(_off),_size,0); \
  171. _ret; \
  172. })
  173. #define __arch_iounmap __iounmap
  174. #endif
  175. #define ioremap(off,sz) __arch_ioremap((off),(sz),0)
  176. #define ioremap_nocache(off,sz) __arch_ioremap((off),(sz),1)
  177. #define iounmap(_addr) __arch_iounmap(_addr)
  178. /*
  179. * DMA-consistent mapping functions. These allocate/free a region of
  180. * uncached, unwrite-buffered mapped memory space for use with DMA
  181. * devices. This is the "generic" version. The PCI specific version
  182. * is in pci.h
  183. */
  184. extern void *consistent_alloc(int gfp, size_t size, dma_addr_t *handle);
  185. extern void consistent_free(void *vaddr, size_t size, dma_addr_t handle);
  186. extern void consistent_sync(void *vaddr, size_t size, int rw);
  187. /*
  188. * String version of IO memory access ops:
  189. */
  190. extern void _memcpy_fromio(void *, unsigned long, size_t);
  191. extern void _memcpy_toio(unsigned long, const void *, size_t);
  192. extern void _memset_io(unsigned long, int, size_t);
  193. extern void __readwrite_bug(const char *fn);
  194. /*
  195. * If this architecture has PCI memory IO, then define the read/write
  196. * macros. These should only be used with the cookie passed from
  197. * ioremap.
  198. */
  199. #ifdef __mem_pci
  200. #define readb(c) ({ unsigned int __v = __raw_readb(__mem_pci(c)); __v; })
  201. #define readw(c) ({ unsigned int __v = le16_to_cpu(__raw_readw(__mem_pci(c))); __v; })
  202. #define readl(c) ({ unsigned int __v = le32_to_cpu(__raw_readl(__mem_pci(c))); __v; })
  203. #define writeb(v,c) __raw_writeb(v,__mem_pci(c))
  204. #define writew(v,c) __raw_writew(cpu_to_le16(v),__mem_pci(c))
  205. #define writel(v,c) __raw_writel(cpu_to_le32(v),__mem_pci(c))
  206. #define memset_io(c,v,l) _memset_io(__mem_pci(c),(v),(l))
  207. #define memcpy_fromio(a,c,l) _memcpy_fromio((a),__mem_pci(c),(l))
  208. #define memcpy_toio(c,a,l) _memcpy_toio(__mem_pci(c),(a),(l))
  209. #define eth_io_copy_and_sum(s,c,l,b) \
  210. eth_copy_and_sum((s),__mem_pci(c),(l),(b))
  211. static inline int
  212. check_signature(unsigned long io_addr, const unsigned char *signature,
  213. int length)
  214. {
  215. int retval = 0;
  216. do {
  217. if (readb(io_addr) != *signature)
  218. goto out;
  219. io_addr++;
  220. signature++;
  221. length--;
  222. } while (length);
  223. retval = 1;
  224. out:
  225. return retval;
  226. }
  227. #elif !defined(readb)
  228. #define readb(addr) (__readwrite_bug("readb"),0)
  229. #define readw(addr) (__readwrite_bug("readw"),0)
  230. #define readl(addr) (__readwrite_bug("readl"),0)
  231. #define writeb(v,addr) __readwrite_bug("writeb")
  232. #define writew(v,addr) __readwrite_bug("writew")
  233. #define writel(v,addr) __readwrite_bug("writel")
  234. #define eth_io_copy_and_sum(a,b,c,d) __readwrite_bug("eth_io_copy_and_sum")
  235. #define check_signature(io,sig,len) (0)
  236. #endif /* __mem_pci */
  237. /*
  238. * If this architecture has ISA IO, then define the isa_read/isa_write
  239. * macros.
  240. */
  241. #ifdef __mem_isa
  242. #define isa_readb(addr) __raw_readb(__mem_isa(addr))
  243. #define isa_readw(addr) __raw_readw(__mem_isa(addr))
  244. #define isa_readl(addr) __raw_readl(__mem_isa(addr))
  245. #define isa_writeb(val,addr) __raw_writeb(val,__mem_isa(addr))
  246. #define isa_writew(val,addr) __raw_writew(val,__mem_isa(addr))
  247. #define isa_writel(val,addr) __raw_writel(val,__mem_isa(addr))
  248. #define isa_memset_io(a,b,c) _memset_io(__mem_isa(a),(b),(c))
  249. #define isa_memcpy_fromio(a,b,c) _memcpy_fromio((a),__mem_isa(b),(c))
  250. #define isa_memcpy_toio(a,b,c) _memcpy_toio(__mem_isa((a)),(b),(c))
  251. #define isa_eth_io_copy_and_sum(a,b,c,d) \
  252. eth_copy_and_sum((a),__mem_isa(b),(c),(d))
  253. static inline int
  254. isa_check_signature(unsigned long io_addr, const unsigned char *signature,
  255. int length)
  256. {
  257. int retval = 0;
  258. do {
  259. if (isa_readb(io_addr) != *signature)
  260. goto out;
  261. io_addr++;
  262. signature++;
  263. length--;
  264. } while (length);
  265. retval = 1;
  266. out:
  267. return retval;
  268. }
  269. #else /* __mem_isa */
  270. #define isa_readb(addr) (__readwrite_bug("isa_readb"),0)
  271. #define isa_readw(addr) (__readwrite_bug("isa_readw"),0)
  272. #define isa_readl(addr) (__readwrite_bug("isa_readl"),0)
  273. #define isa_writeb(val,addr) __readwrite_bug("isa_writeb")
  274. #define isa_writew(val,addr) __readwrite_bug("isa_writew")
  275. #define isa_writel(val,addr) __readwrite_bug("isa_writel")
  276. #define isa_memset_io(a,b,c) __readwrite_bug("isa_memset_io")
  277. #define isa_memcpy_fromio(a,b,c) __readwrite_bug("isa_memcpy_fromio")
  278. #define isa_memcpy_toio(a,b,c) __readwrite_bug("isa_memcpy_toio")
  279. #define isa_eth_io_copy_and_sum(a,b,c,d) \
  280. __readwrite_bug("isa_eth_io_copy_and_sum")
  281. #define isa_check_signature(io,sig,len) (0)
  282. #endif /* __mem_isa */
  283. #endif /* __KERNEL__ */
  284. #endif /* __ASM_ARM_IO_H */