pcnet.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540
  1. /*
  2. * (C) Copyright 2002 Wolfgang Grandegger, wg@denx.de.
  3. *
  4. * This driver for AMD PCnet network controllers is derived from the
  5. * Linux driver pcnet32.c written 1996-1999 by Thomas Bogendoerfer.
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. #include <common.h>
  26. #include <malloc.h>
  27. #include <net.h>
  28. #include <asm/io.h>
  29. #include <pci.h>
  30. #if 0
  31. #define PCNET_DEBUG_LEVEL 0 /* 0=off, 1=init, 2=rx/tx */
  32. #endif
  33. #if PCNET_DEBUG_LEVEL > 0
  34. #define PCNET_DEBUG1(fmt,args...) printf (fmt ,##args)
  35. #if PCNET_DEBUG_LEVEL > 1
  36. #define PCNET_DEBUG2(fmt,args...) printf (fmt ,##args)
  37. #else
  38. #define PCNET_DEBUG2(fmt,args...)
  39. #endif
  40. #else
  41. #define PCNET_DEBUG1(fmt,args...)
  42. #define PCNET_DEBUG2(fmt,args...)
  43. #endif
  44. #if defined(CONFIG_CMD_NET) \
  45. && defined(CONFIG_NET_MULTI) && defined(CONFIG_PCNET)
  46. #if !defined(CONF_PCNET_79C973) && defined(CONF_PCNET_79C975)
  47. #error "Macro for PCnet chip version is not defined!"
  48. #endif
  49. /*
  50. * Set the number of Tx and Rx buffers, using Log_2(# buffers).
  51. * Reasonable default values are 4 Tx buffers, and 16 Rx buffers.
  52. * That translates to 2 (4 == 2^^2) and 4 (16 == 2^^4).
  53. */
  54. #define PCNET_LOG_TX_BUFFERS 0
  55. #define PCNET_LOG_RX_BUFFERS 2
  56. #define TX_RING_SIZE (1 << (PCNET_LOG_TX_BUFFERS))
  57. #define TX_RING_LEN_BITS ((PCNET_LOG_TX_BUFFERS) << 12)
  58. #define RX_RING_SIZE (1 << (PCNET_LOG_RX_BUFFERS))
  59. #define RX_RING_LEN_BITS ((PCNET_LOG_RX_BUFFERS) << 4)
  60. #define PKT_BUF_SZ 1544
  61. /* The PCNET Rx and Tx ring descriptors. */
  62. struct pcnet_rx_head {
  63. u32 base;
  64. s16 buf_length;
  65. s16 status;
  66. u32 msg_length;
  67. u32 reserved;
  68. };
  69. struct pcnet_tx_head {
  70. u32 base;
  71. s16 length;
  72. s16 status;
  73. u32 misc;
  74. u32 reserved;
  75. };
  76. /* The PCNET 32-Bit initialization block, described in databook. */
  77. struct pcnet_init_block {
  78. u16 mode;
  79. u16 tlen_rlen;
  80. u8 phys_addr[6];
  81. u16 reserved;
  82. u32 filter[2];
  83. /* Receive and transmit ring base, along with extra bits. */
  84. u32 rx_ring;
  85. u32 tx_ring;
  86. u32 reserved2;
  87. };
  88. typedef struct pcnet_priv {
  89. struct pcnet_rx_head rx_ring[RX_RING_SIZE];
  90. struct pcnet_tx_head tx_ring[TX_RING_SIZE];
  91. struct pcnet_init_block init_block;
  92. /* Receive Buffer space */
  93. unsigned char rx_buf[RX_RING_SIZE][PKT_BUF_SZ + 4];
  94. int cur_rx;
  95. int cur_tx;
  96. } pcnet_priv_t;
  97. static pcnet_priv_t *lp;
  98. /* Offsets from base I/O address for WIO mode */
  99. #define PCNET_RDP 0x10
  100. #define PCNET_RAP 0x12
  101. #define PCNET_RESET 0x14
  102. #define PCNET_BDP 0x16
  103. static u16 pcnet_read_csr (struct eth_device *dev, int index)
  104. {
  105. outw (index, dev->iobase + PCNET_RAP);
  106. return inw (dev->iobase + PCNET_RDP);
  107. }
  108. static void pcnet_write_csr (struct eth_device *dev, int index, u16 val)
  109. {
  110. outw (index, dev->iobase + PCNET_RAP);
  111. outw (val, dev->iobase + PCNET_RDP);
  112. }
  113. static u16 pcnet_read_bcr (struct eth_device *dev, int index)
  114. {
  115. outw (index, dev->iobase + PCNET_RAP);
  116. return inw (dev->iobase + PCNET_BDP);
  117. }
  118. static void pcnet_write_bcr (struct eth_device *dev, int index, u16 val)
  119. {
  120. outw (index, dev->iobase + PCNET_RAP);
  121. outw (val, dev->iobase + PCNET_BDP);
  122. }
  123. static void pcnet_reset (struct eth_device *dev)
  124. {
  125. inw (dev->iobase + PCNET_RESET);
  126. }
  127. static int pcnet_check (struct eth_device *dev)
  128. {
  129. outw (88, dev->iobase + PCNET_RAP);
  130. return (inw (dev->iobase + PCNET_RAP) == 88);
  131. }
  132. static int pcnet_init (struct eth_device *dev, bd_t * bis);
  133. static int pcnet_send (struct eth_device *dev, volatile void *packet,
  134. int length);
  135. static int pcnet_recv (struct eth_device *dev);
  136. static void pcnet_halt (struct eth_device *dev);
  137. static int pcnet_probe (struct eth_device *dev, bd_t * bis, int dev_num);
  138. #define PCI_TO_MEM(d,a) pci_phys_to_mem((pci_dev_t)d->priv, (u_long)(a))
  139. #define PCI_TO_MEM_LE(d,a) (u32)(cpu_to_le32(PCI_TO_MEM(d,a)))
  140. static struct pci_device_id supported[] = {
  141. {PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_LANCE},
  142. {}
  143. };
  144. int pcnet_initialize (bd_t * bis)
  145. {
  146. pci_dev_t devbusfn;
  147. struct eth_device *dev;
  148. u16 command, status;
  149. int dev_nr = 0;
  150. PCNET_DEBUG1 ("\npcnet_initialize...\n");
  151. for (dev_nr = 0;; dev_nr++) {
  152. /*
  153. * Find the PCnet PCI device(s).
  154. */
  155. if ((devbusfn = pci_find_devices (supported, dev_nr)) < 0) {
  156. break;
  157. }
  158. /*
  159. * Allocate and pre-fill the device structure.
  160. */
  161. dev = (struct eth_device *) malloc (sizeof *dev);
  162. dev->priv = (void *) devbusfn;
  163. sprintf (dev->name, "pcnet#%d", dev_nr);
  164. /*
  165. * Setup the PCI device.
  166. */
  167. pci_read_config_dword (devbusfn, PCI_BASE_ADDRESS_0,
  168. (unsigned int *) &dev->iobase);
  169. dev->iobase=pci_io_to_phys (devbusfn, dev->iobase);
  170. dev->iobase &= ~0xf;
  171. PCNET_DEBUG1 ("%s: devbusfn=0x%x iobase=0x%x: ",
  172. dev->name, devbusfn, dev->iobase);
  173. command = PCI_COMMAND_IO | PCI_COMMAND_MASTER;
  174. pci_write_config_word (devbusfn, PCI_COMMAND, command);
  175. pci_read_config_word (devbusfn, PCI_COMMAND, &status);
  176. if ((status & command) != command) {
  177. printf ("%s: Couldn't enable IO access or Bus Mastering\n", dev->name);
  178. free (dev);
  179. continue;
  180. }
  181. pci_write_config_byte (devbusfn, PCI_LATENCY_TIMER, 0x40);
  182. /*
  183. * Probe the PCnet chip.
  184. */
  185. if (pcnet_probe (dev, bis, dev_nr) < 0) {
  186. free (dev);
  187. continue;
  188. }
  189. /*
  190. * Setup device structure and register the driver.
  191. */
  192. dev->init = pcnet_init;
  193. dev->halt = pcnet_halt;
  194. dev->send = pcnet_send;
  195. dev->recv = pcnet_recv;
  196. eth_register (dev);
  197. }
  198. udelay (10 * 1000);
  199. return dev_nr;
  200. }
  201. static int pcnet_probe (struct eth_device *dev, bd_t * bis, int dev_nr)
  202. {
  203. int chip_version;
  204. char *chipname;
  205. #ifdef PCNET_HAS_PROM
  206. int i;
  207. #endif
  208. /* Reset the PCnet controller */
  209. pcnet_reset (dev);
  210. /* Check if register access is working */
  211. if (pcnet_read_csr (dev, 0) != 4 || !pcnet_check (dev)) {
  212. printf ("%s: CSR register access check failed\n", dev->name);
  213. return -1;
  214. }
  215. /* Identify the chip */
  216. chip_version =
  217. pcnet_read_csr (dev, 88) | (pcnet_read_csr (dev, 89) << 16);
  218. if ((chip_version & 0xfff) != 0x003)
  219. return -1;
  220. chip_version = (chip_version >> 12) & 0xffff;
  221. switch (chip_version) {
  222. case 0x2621:
  223. chipname = "PCnet/PCI II 79C970A"; /* PCI */
  224. break;
  225. #ifdef CONFIG_PCNET_79C973
  226. case 0x2625:
  227. chipname = "PCnet/FAST III 79C973"; /* PCI */
  228. break;
  229. #endif
  230. #ifdef CONFIG_PCNET_79C975
  231. case 0x2627:
  232. chipname = "PCnet/FAST III 79C975"; /* PCI */
  233. break;
  234. #endif
  235. default:
  236. printf ("%s: PCnet version %#x not supported\n",
  237. dev->name, chip_version);
  238. return -1;
  239. }
  240. PCNET_DEBUG1 ("AMD %s\n", chipname);
  241. #ifdef PCNET_HAS_PROM
  242. /*
  243. * In most chips, after a chip reset, the ethernet address is read from
  244. * the station address PROM at the base address and programmed into the
  245. * "Physical Address Registers" CSR12-14.
  246. */
  247. for (i = 0; i < 3; i++) {
  248. unsigned int val;
  249. val = pcnet_read_csr (dev, i + 12) & 0x0ffff;
  250. /* There may be endianness issues here. */
  251. dev->enetaddr[2 * i] = val & 0x0ff;
  252. dev->enetaddr[2 * i + 1] = (val >> 8) & 0x0ff;
  253. }
  254. #endif /* PCNET_HAS_PROM */
  255. return 0;
  256. }
  257. static int pcnet_init (struct eth_device *dev, bd_t * bis)
  258. {
  259. int i, val;
  260. u32 addr;
  261. PCNET_DEBUG1 ("%s: pcnet_init...\n", dev->name);
  262. /* Switch pcnet to 32bit mode */
  263. pcnet_write_bcr (dev, 20, 2);
  264. #ifdef CONFIG_PN62
  265. /* Setup LED registers */
  266. val = pcnet_read_bcr (dev, 2) | 0x1000;
  267. pcnet_write_bcr (dev, 2, val); /* enable LEDPE */
  268. pcnet_write_bcr (dev, 4, 0x5080); /* 100MBit */
  269. pcnet_write_bcr (dev, 5, 0x40c0); /* LNKSE */
  270. pcnet_write_bcr (dev, 6, 0x4090); /* TX Activity */
  271. pcnet_write_bcr (dev, 7, 0x4084); /* RX Activity */
  272. #endif
  273. /* Set/reset autoselect bit */
  274. val = pcnet_read_bcr (dev, 2) & ~2;
  275. val |= 2;
  276. pcnet_write_bcr (dev, 2, val);
  277. /* Enable auto negotiate, setup, disable fd */
  278. val = pcnet_read_bcr (dev, 32) & ~0x98;
  279. val |= 0x20;
  280. pcnet_write_bcr (dev, 32, val);
  281. /*
  282. * We only maintain one structure because the drivers will never
  283. * be used concurrently. In 32bit mode the RX and TX ring entries
  284. * must be aligned on 16-byte boundaries.
  285. */
  286. if (lp == NULL) {
  287. addr = (u32) malloc (sizeof (pcnet_priv_t) + 0x10);
  288. addr = (addr + 0xf) & ~0xf;
  289. lp = (pcnet_priv_t *) addr;
  290. }
  291. lp->init_block.mode = cpu_to_le16 (0x0000);
  292. lp->init_block.filter[0] = 0x00000000;
  293. lp->init_block.filter[1] = 0x00000000;
  294. /*
  295. * Initialize the Rx ring.
  296. */
  297. lp->cur_rx = 0;
  298. for (i = 0; i < RX_RING_SIZE; i++) {
  299. lp->rx_ring[i].base = PCI_TO_MEM_LE (dev, lp->rx_buf[i]);
  300. lp->rx_ring[i].buf_length = cpu_to_le16 (-PKT_BUF_SZ);
  301. lp->rx_ring[i].status = cpu_to_le16 (0x8000);
  302. PCNET_DEBUG1
  303. ("Rx%d: base=0x%x buf_length=0x%hx status=0x%hx\n", i,
  304. lp->rx_ring[i].base, lp->rx_ring[i].buf_length,
  305. lp->rx_ring[i].status);
  306. }
  307. /*
  308. * Initialize the Tx ring. The Tx buffer address is filled in as
  309. * needed, but we do need to clear the upper ownership bit.
  310. */
  311. lp->cur_tx = 0;
  312. for (i = 0; i < TX_RING_SIZE; i++) {
  313. lp->tx_ring[i].base = 0;
  314. lp->tx_ring[i].status = 0;
  315. }
  316. /*
  317. * Setup Init Block.
  318. */
  319. PCNET_DEBUG1 ("Init block at 0x%p: MAC", &lp->init_block);
  320. for (i = 0; i < 6; i++) {
  321. lp->init_block.phys_addr[i] = dev->enetaddr[i];
  322. PCNET_DEBUG1 (" %02x", lp->init_block.phys_addr[i]);
  323. }
  324. lp->init_block.tlen_rlen = cpu_to_le16 (TX_RING_LEN_BITS |
  325. RX_RING_LEN_BITS);
  326. lp->init_block.rx_ring = PCI_TO_MEM_LE (dev, lp->rx_ring);
  327. lp->init_block.tx_ring = PCI_TO_MEM_LE (dev, lp->tx_ring);
  328. PCNET_DEBUG1 ("\ntlen_rlen=0x%x rx_ring=0x%x tx_ring=0x%x\n",
  329. lp->init_block.tlen_rlen,
  330. lp->init_block.rx_ring, lp->init_block.tx_ring);
  331. /*
  332. * Tell the controller where the Init Block is located.
  333. */
  334. addr = PCI_TO_MEM (dev, &lp->init_block);
  335. pcnet_write_csr (dev, 1, addr & 0xffff);
  336. pcnet_write_csr (dev, 2, (addr >> 16) & 0xffff);
  337. pcnet_write_csr (dev, 4, 0x0915);
  338. pcnet_write_csr (dev, 0, 0x0001); /* start */
  339. /* Wait for Init Done bit */
  340. for (i = 10000; i > 0; i--) {
  341. if (pcnet_read_csr (dev, 0) & 0x0100)
  342. break;
  343. udelay (10);
  344. }
  345. if (i <= 0) {
  346. printf ("%s: TIMEOUT: controller init failed\n", dev->name);
  347. pcnet_reset (dev);
  348. return -1;
  349. }
  350. /*
  351. * Finally start network controller operation.
  352. */
  353. pcnet_write_csr (dev, 0, 0x0002);
  354. return 0;
  355. }
  356. static int pcnet_send (struct eth_device *dev, volatile void *packet,
  357. int pkt_len)
  358. {
  359. int i, status;
  360. struct pcnet_tx_head *entry = &lp->tx_ring[lp->cur_tx];
  361. PCNET_DEBUG2 ("Tx%d: %d bytes from 0x%p ", lp->cur_tx, pkt_len,
  362. packet);
  363. /* Wait for completion by testing the OWN bit */
  364. for (i = 1000; i > 0; i--) {
  365. status = le16_to_cpu (entry->status);
  366. if ((status & 0x8000) == 0)
  367. break;
  368. udelay (100);
  369. PCNET_DEBUG2 (".");
  370. }
  371. if (i <= 0) {
  372. printf ("%s: TIMEOUT: Tx%d failed (status = 0x%x)\n",
  373. dev->name, lp->cur_tx, status);
  374. pkt_len = 0;
  375. goto failure;
  376. }
  377. /*
  378. * Setup Tx ring. Caution: the write order is important here,
  379. * set the status with the "ownership" bits last.
  380. */
  381. status = 0x8300;
  382. entry->length = le16_to_cpu (-pkt_len);
  383. entry->misc = 0x00000000;
  384. entry->base = PCI_TO_MEM_LE (dev, packet);
  385. entry->status = le16_to_cpu (status);
  386. /* Trigger an immediate send poll. */
  387. pcnet_write_csr (dev, 0, 0x0008);
  388. failure:
  389. if (++lp->cur_tx >= TX_RING_SIZE)
  390. lp->cur_tx = 0;
  391. PCNET_DEBUG2 ("done\n");
  392. return pkt_len;
  393. }
  394. static int pcnet_recv (struct eth_device *dev)
  395. {
  396. struct pcnet_rx_head *entry;
  397. int pkt_len = 0;
  398. u16 status;
  399. while (1) {
  400. entry = &lp->rx_ring[lp->cur_rx];
  401. /*
  402. * If we own the next entry, it's a new packet. Send it up.
  403. */
  404. if (((status = le16_to_cpu (entry->status)) & 0x8000) != 0) {
  405. break;
  406. }
  407. status >>= 8;
  408. if (status != 0x03) { /* There was an error. */
  409. printf ("%s: Rx%d", dev->name, lp->cur_rx);
  410. PCNET_DEBUG1 (" (status=0x%x)", status);
  411. if (status & 0x20)
  412. printf (" Frame");
  413. if (status & 0x10)
  414. printf (" Overflow");
  415. if (status & 0x08)
  416. printf (" CRC");
  417. if (status & 0x04)
  418. printf (" Fifo");
  419. printf (" Error\n");
  420. entry->status &= le16_to_cpu (0x03ff);
  421. } else {
  422. pkt_len =
  423. (le32_to_cpu (entry->msg_length) & 0xfff) - 4;
  424. if (pkt_len < 60) {
  425. printf ("%s: Rx%d: invalid packet length %d\n", dev->name, lp->cur_rx, pkt_len);
  426. } else {
  427. NetReceive (lp->rx_buf[lp->cur_rx], pkt_len);
  428. PCNET_DEBUG2 ("Rx%d: %d bytes from 0x%p\n",
  429. lp->cur_rx, pkt_len,
  430. lp->rx_buf[lp->cur_rx]);
  431. }
  432. }
  433. entry->status |= cpu_to_le16 (0x8000);
  434. if (++lp->cur_rx >= RX_RING_SIZE)
  435. lp->cur_rx = 0;
  436. }
  437. return pkt_len;
  438. }
  439. static void pcnet_halt (struct eth_device *dev)
  440. {
  441. int i;
  442. PCNET_DEBUG1 ("%s: pcnet_halt...\n", dev->name);
  443. /* Reset the PCnet controller */
  444. pcnet_reset (dev);
  445. /* Wait for Stop bit */
  446. for (i = 1000; i > 0; i--) {
  447. if (pcnet_read_csr (dev, 0) & 0x4)
  448. break;
  449. udelay (10);
  450. }
  451. if (i <= 0) {
  452. printf ("%s: TIMEOUT: controller reset failed\n", dev->name);
  453. }
  454. }
  455. #endif