mcffec.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604
  1. /*
  2. * (C) Copyright 2000-2004
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * (C) Copyright 2007 Freescale Semiconductor, Inc.
  6. * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #include <common.h>
  27. #include <malloc.h>
  28. #ifdef CONFIG_MCFFEC
  29. #include <asm/fec.h>
  30. #include <asm/immap.h>
  31. #include <command.h>
  32. #include <net.h>
  33. #include <miiphy.h>
  34. #undef ET_DEBUG
  35. #undef MII_DEBUG
  36. /* Ethernet Transmit and Receive Buffers */
  37. #define DBUF_LENGTH 1520
  38. #define TX_BUF_CNT 2
  39. #define PKT_MAXBUF_SIZE 1518
  40. #define PKT_MINBUF_SIZE 64
  41. #define PKT_MAXBLR_SIZE 1520
  42. #define LAST_PKTBUFSRX PKTBUFSRX - 1
  43. #define BD_ENET_RX_W_E (BD_ENET_RX_WRAP | BD_ENET_RX_EMPTY)
  44. #define BD_ENET_TX_RDY_LST (BD_ENET_TX_READY | BD_ENET_TX_LAST)
  45. DECLARE_GLOBAL_DATA_PTR;
  46. #if defined(CONFIG_CMD_NET) && defined(CONFIG_NET_MULTI)
  47. struct fec_info_s fec_info[] = {
  48. #ifdef CFG_FEC0_IOBASE
  49. {
  50. 0, /* index */
  51. CFG_FEC0_IOBASE, /* io base */
  52. CFG_FEC0_PINMUX, /* gpio pin muxing */
  53. CFG_FEC0_MIIBASE, /* mii base */
  54. -1, /* phy_addr */
  55. 0, /* duplex and speed */
  56. 0, /* phy name */
  57. 0, /* phyname init */
  58. 0, /* RX BD */
  59. 0, /* TX BD */
  60. 0, /* rx Index */
  61. 0, /* tx Index */
  62. 0, /* tx buffer */
  63. 0, /* initialized flag */
  64. },
  65. #endif
  66. #ifdef CFG_FEC1_IOBASE
  67. {
  68. 1, /* index */
  69. CFG_FEC1_IOBASE, /* io base */
  70. CFG_FEC1_PINMUX, /* gpio pin muxing */
  71. CFG_FEC1_MIIBASE, /* mii base */
  72. -1, /* phy_addr */
  73. 0, /* duplex and speed */
  74. 0, /* phy name */
  75. 0, /* phy name init */
  76. 0, /* RX BD */
  77. 0, /* TX BD */
  78. 0, /* rx Index */
  79. 0, /* tx Index */
  80. 0, /* tx buffer */
  81. 0, /* initialized flag */
  82. }
  83. #endif
  84. };
  85. int fec_send(struct eth_device *dev, volatile void *packet, int length);
  86. int fec_recv(struct eth_device *dev);
  87. int fec_init(struct eth_device *dev, bd_t * bd);
  88. void fec_halt(struct eth_device *dev);
  89. void fec_reset(struct eth_device *dev);
  90. extern int fecpin_setclear(struct eth_device *dev, int setclear);
  91. #ifdef CFG_DISCOVER_PHY
  92. extern void __mii_init(void);
  93. extern uint mii_send(uint mii_cmd);
  94. extern int mii_discover_phy(struct eth_device *dev);
  95. extern int mcffec_miiphy_read(char *devname, unsigned char addr,
  96. unsigned char reg, unsigned short *value);
  97. extern int mcffec_miiphy_write(char *devname, unsigned char addr,
  98. unsigned char reg, unsigned short value);
  99. #endif
  100. void setFecDuplexSpeed(volatile fec_t * fecp, bd_t * bd, int dup_spd)
  101. {
  102. if ((dup_spd >> 16) == FULL) {
  103. /* Set maximum frame length */
  104. fecp->rcr = FEC_RCR_MAX_FL(PKT_MAXBUF_SIZE) | FEC_RCR_MII_MODE |
  105. FEC_RCR_PROM | 0x100;
  106. fecp->tcr = FEC_TCR_FDEN;
  107. } else {
  108. /* Half duplex mode */
  109. fecp->rcr = FEC_RCR_MAX_FL(PKT_MAXBUF_SIZE) |
  110. FEC_RCR_MII_MODE | FEC_RCR_DRT;
  111. fecp->tcr &= ~FEC_TCR_FDEN;
  112. }
  113. if ((dup_spd & 0xFFFF) == _100BASET) {
  114. #ifdef MII_DEBUG
  115. printf("100Mbps\n");
  116. #endif
  117. bd->bi_ethspeed = 100;
  118. } else {
  119. #ifdef MII_DEBUG
  120. printf("10Mbps\n");
  121. #endif
  122. bd->bi_ethspeed = 10;
  123. }
  124. }
  125. int fec_send(struct eth_device *dev, volatile void *packet, int length)
  126. {
  127. struct fec_info_s *info = dev->priv;
  128. volatile fec_t *fecp = (fec_t *) (info->iobase);
  129. int j, rc;
  130. u16 phyStatus;
  131. miiphy_read(dev->name, info->phy_addr, PHY_BMSR, &phyStatus);
  132. /* section 16.9.23.3
  133. * Wait for ready
  134. */
  135. j = 0;
  136. while ((info->txbd[info->txIdx].cbd_sc & BD_ENET_TX_READY) &&
  137. (j < MCFFEC_TOUT_LOOP)) {
  138. udelay(1);
  139. j++;
  140. }
  141. if (j >= MCFFEC_TOUT_LOOP) {
  142. printf("TX not ready\n");
  143. }
  144. info->txbd[info->txIdx].cbd_bufaddr = (uint) packet;
  145. info->txbd[info->txIdx].cbd_datlen = length;
  146. info->txbd[info->txIdx].cbd_sc |= BD_ENET_TX_RDY_LST;
  147. /* Activate transmit Buffer Descriptor polling */
  148. fecp->tdar = 0x01000000; /* Descriptor polling active */
  149. /* FEC fix for MCF5275, FEC unable to initial transmit data packet.
  150. * A nop will ensure the descriptor polling active completed.
  151. */
  152. #ifdef CONFIG_M5275
  153. __asm__ ("nop");
  154. #endif
  155. #ifdef CFG_UNIFY_CACHE
  156. icache_invalid();
  157. #endif
  158. j = 0;
  159. while ((info->txbd[info->txIdx].cbd_sc & BD_ENET_TX_READY) &&
  160. (j < MCFFEC_TOUT_LOOP)) {
  161. udelay(1);
  162. j++;
  163. }
  164. if (j >= MCFFEC_TOUT_LOOP) {
  165. printf("TX timeout\n");
  166. }
  167. #ifdef ET_DEBUG
  168. printf("%s[%d] %s: cycles: %d status: %x retry cnt: %d\n",
  169. __FILE__, __LINE__, __FUNCTION__, j,
  170. info->txbd[info->txIdx].cbd_sc,
  171. (info->txbd[info->txIdx].cbd_sc & 0x003C) >> 2);
  172. #endif
  173. /* return only status bits */
  174. rc = (info->txbd[info->txIdx].cbd_sc & BD_ENET_TX_STATS);
  175. info->txIdx = (info->txIdx + 1) % TX_BUF_CNT;
  176. return rc;
  177. }
  178. int fec_recv(struct eth_device *dev)
  179. {
  180. struct fec_info_s *info = dev->priv;
  181. volatile fec_t *fecp = (fec_t *) (info->iobase);
  182. int length;
  183. for (;;) {
  184. #ifdef CFG_UNIFY_CACHE
  185. icache_invalid();
  186. #endif
  187. /* section 16.9.23.2 */
  188. if (info->rxbd[info->rxIdx].cbd_sc & BD_ENET_RX_EMPTY) {
  189. length = -1;
  190. break; /* nothing received - leave for() loop */
  191. }
  192. length = info->rxbd[info->rxIdx].cbd_datlen;
  193. if (info->rxbd[info->rxIdx].cbd_sc & 0x003f) {
  194. printf("%s[%d] err: %x\n",
  195. __FUNCTION__, __LINE__,
  196. info->rxbd[info->rxIdx].cbd_sc);
  197. #ifdef ET_DEBUG
  198. printf("%s[%d] err: %x\n",
  199. __FUNCTION__, __LINE__,
  200. info->rxbd[info->rxIdx].cbd_sc);
  201. #endif
  202. } else {
  203. length -= 4;
  204. /* Pass the packet up to the protocol layers. */
  205. NetReceive(NetRxPackets[info->rxIdx], length);
  206. fecp->eir |= FEC_EIR_RXF;
  207. }
  208. /* Give the buffer back to the FEC. */
  209. info->rxbd[info->rxIdx].cbd_datlen = 0;
  210. /* wrap around buffer index when necessary */
  211. if (info->rxIdx == LAST_PKTBUFSRX) {
  212. info->rxbd[PKTBUFSRX - 1].cbd_sc = BD_ENET_RX_W_E;
  213. info->rxIdx = 0;
  214. } else {
  215. info->rxbd[info->rxIdx].cbd_sc = BD_ENET_RX_EMPTY;
  216. info->rxIdx++;
  217. }
  218. /* Try to fill Buffer Descriptors */
  219. fecp->rdar = 0x01000000; /* Descriptor polling active */
  220. }
  221. return length;
  222. }
  223. #ifdef ET_DEBUG
  224. void dbgFecRegs(struct eth_device *dev)
  225. {
  226. struct fec_info_s *info = dev->priv;
  227. volatile fec_t *fecp = (fec_t *) (info->iobase);
  228. printf("=====\n");
  229. printf("ievent %x - %x\n", (int)&fecp->eir, fecp->eir);
  230. printf("imask %x - %x\n", (int)&fecp->eimr, fecp->eimr);
  231. printf("r_des_active %x - %x\n", (int)&fecp->rdar, fecp->rdar);
  232. printf("x_des_active %x - %x\n", (int)&fecp->tdar, fecp->tdar);
  233. printf("ecntrl %x - %x\n", (int)&fecp->ecr, fecp->ecr);
  234. printf("mii_mframe %x - %x\n", (int)&fecp->mmfr, fecp->mmfr);
  235. printf("mii_speed %x - %x\n", (int)&fecp->mscr, fecp->mscr);
  236. printf("mii_ctrlstat %x - %x\n", (int)&fecp->mibc, fecp->mibc);
  237. printf("r_cntrl %x - %x\n", (int)&fecp->rcr, fecp->rcr);
  238. printf("x_cntrl %x - %x\n", (int)&fecp->tcr, fecp->tcr);
  239. printf("padr_l %x - %x\n", (int)&fecp->palr, fecp->palr);
  240. printf("padr_u %x - %x\n", (int)&fecp->paur, fecp->paur);
  241. printf("op_pause %x - %x\n", (int)&fecp->opd, fecp->opd);
  242. printf("iadr_u %x - %x\n", (int)&fecp->iaur, fecp->iaur);
  243. printf("iadr_l %x - %x\n", (int)&fecp->ialr, fecp->ialr);
  244. printf("gadr_u %x - %x\n", (int)&fecp->gaur, fecp->gaur);
  245. printf("gadr_l %x - %x\n", (int)&fecp->galr, fecp->galr);
  246. printf("x_wmrk %x - %x\n", (int)&fecp->tfwr, fecp->tfwr);
  247. printf("r_bound %x - %x\n", (int)&fecp->frbr, fecp->frbr);
  248. printf("r_fstart %x - %x\n", (int)&fecp->frsr, fecp->frsr);
  249. printf("r_drng %x - %x\n", (int)&fecp->erdsr, fecp->erdsr);
  250. printf("x_drng %x - %x\n", (int)&fecp->etdsr, fecp->etdsr);
  251. printf("r_bufsz %x - %x\n", (int)&fecp->emrbr, fecp->emrbr);
  252. printf("\n");
  253. printf("rmon_t_drop %x - %x\n", (int)&fecp->rmon_t_drop,
  254. fecp->rmon_t_drop);
  255. printf("rmon_t_packets %x - %x\n", (int)&fecp->rmon_t_packets,
  256. fecp->rmon_t_packets);
  257. printf("rmon_t_bc_pkt %x - %x\n", (int)&fecp->rmon_t_bc_pkt,
  258. fecp->rmon_t_bc_pkt);
  259. printf("rmon_t_mc_pkt %x - %x\n", (int)&fecp->rmon_t_mc_pkt,
  260. fecp->rmon_t_mc_pkt);
  261. printf("rmon_t_crc_align %x - %x\n", (int)&fecp->rmon_t_crc_align,
  262. fecp->rmon_t_crc_align);
  263. printf("rmon_t_undersize %x - %x\n", (int)&fecp->rmon_t_undersize,
  264. fecp->rmon_t_undersize);
  265. printf("rmon_t_oversize %x - %x\n", (int)&fecp->rmon_t_oversize,
  266. fecp->rmon_t_oversize);
  267. printf("rmon_t_frag %x - %x\n", (int)&fecp->rmon_t_frag,
  268. fecp->rmon_t_frag);
  269. printf("rmon_t_jab %x - %x\n", (int)&fecp->rmon_t_jab,
  270. fecp->rmon_t_jab);
  271. printf("rmon_t_col %x - %x\n", (int)&fecp->rmon_t_col,
  272. fecp->rmon_t_col);
  273. printf("rmon_t_p64 %x - %x\n", (int)&fecp->rmon_t_p64,
  274. fecp->rmon_t_p64);
  275. printf("rmon_t_p65to127 %x - %x\n", (int)&fecp->rmon_t_p65to127,
  276. fecp->rmon_t_p65to127);
  277. printf("rmon_t_p128to255 %x - %x\n", (int)&fecp->rmon_t_p128to255,
  278. fecp->rmon_t_p128to255);
  279. printf("rmon_t_p256to511 %x - %x\n", (int)&fecp->rmon_t_p256to511,
  280. fecp->rmon_t_p256to511);
  281. printf("rmon_t_p512to1023 %x - %x\n", (int)&fecp->rmon_t_p512to1023,
  282. fecp->rmon_t_p512to1023);
  283. printf("rmon_t_p1024to2047 %x - %x\n", (int)&fecp->rmon_t_p1024to2047,
  284. fecp->rmon_t_p1024to2047);
  285. printf("rmon_t_p_gte2048 %x - %x\n", (int)&fecp->rmon_t_p_gte2048,
  286. fecp->rmon_t_p_gte2048);
  287. printf("rmon_t_octets %x - %x\n", (int)&fecp->rmon_t_octets,
  288. fecp->rmon_t_octets);
  289. printf("\n");
  290. printf("ieee_t_drop %x - %x\n", (int)&fecp->ieee_t_drop,
  291. fecp->ieee_t_drop);
  292. printf("ieee_t_frame_ok %x - %x\n", (int)&fecp->ieee_t_frame_ok,
  293. fecp->ieee_t_frame_ok);
  294. printf("ieee_t_1col %x - %x\n", (int)&fecp->ieee_t_1col,
  295. fecp->ieee_t_1col);
  296. printf("ieee_t_mcol %x - %x\n", (int)&fecp->ieee_t_mcol,
  297. fecp->ieee_t_mcol);
  298. printf("ieee_t_def %x - %x\n", (int)&fecp->ieee_t_def,
  299. fecp->ieee_t_def);
  300. printf("ieee_t_lcol %x - %x\n", (int)&fecp->ieee_t_lcol,
  301. fecp->ieee_t_lcol);
  302. printf("ieee_t_excol %x - %x\n", (int)&fecp->ieee_t_excol,
  303. fecp->ieee_t_excol);
  304. printf("ieee_t_macerr %x - %x\n", (int)&fecp->ieee_t_macerr,
  305. fecp->ieee_t_macerr);
  306. printf("ieee_t_cserr %x - %x\n", (int)&fecp->ieee_t_cserr,
  307. fecp->ieee_t_cserr);
  308. printf("ieee_t_sqe %x - %x\n", (int)&fecp->ieee_t_sqe,
  309. fecp->ieee_t_sqe);
  310. printf("ieee_t_fdxfc %x - %x\n", (int)&fecp->ieee_t_fdxfc,
  311. fecp->ieee_t_fdxfc);
  312. printf("ieee_t_octets_ok %x - %x\n", (int)&fecp->ieee_t_octets_ok,
  313. fecp->ieee_t_octets_ok);
  314. printf("\n");
  315. printf("rmon_r_drop %x - %x\n", (int)&fecp->rmon_r_drop,
  316. fecp->rmon_r_drop);
  317. printf("rmon_r_packets %x - %x\n", (int)&fecp->rmon_r_packets,
  318. fecp->rmon_r_packets);
  319. printf("rmon_r_bc_pkt %x - %x\n", (int)&fecp->rmon_r_bc_pkt,
  320. fecp->rmon_r_bc_pkt);
  321. printf("rmon_r_mc_pkt %x - %x\n", (int)&fecp->rmon_r_mc_pkt,
  322. fecp->rmon_r_mc_pkt);
  323. printf("rmon_r_crc_align %x - %x\n", (int)&fecp->rmon_r_crc_align,
  324. fecp->rmon_r_crc_align);
  325. printf("rmon_r_undersize %x - %x\n", (int)&fecp->rmon_r_undersize,
  326. fecp->rmon_r_undersize);
  327. printf("rmon_r_oversize %x - %x\n", (int)&fecp->rmon_r_oversize,
  328. fecp->rmon_r_oversize);
  329. printf("rmon_r_frag %x - %x\n", (int)&fecp->rmon_r_frag,
  330. fecp->rmon_r_frag);
  331. printf("rmon_r_jab %x - %x\n", (int)&fecp->rmon_r_jab,
  332. fecp->rmon_r_jab);
  333. printf("rmon_r_p64 %x - %x\n", (int)&fecp->rmon_r_p64,
  334. fecp->rmon_r_p64);
  335. printf("rmon_r_p65to127 %x - %x\n", (int)&fecp->rmon_r_p65to127,
  336. fecp->rmon_r_p65to127);
  337. printf("rmon_r_p128to255 %x - %x\n", (int)&fecp->rmon_r_p128to255,
  338. fecp->rmon_r_p128to255);
  339. printf("rmon_r_p256to511 %x - %x\n", (int)&fecp->rmon_r_p256to511,
  340. fecp->rmon_r_p256to511);
  341. printf("rmon_r_p512to1023 %x - %x\n", (int)&fecp->rmon_r_p512to1023,
  342. fecp->rmon_r_p512to1023);
  343. printf("rmon_r_p1024to2047 %x - %x\n", (int)&fecp->rmon_r_p1024to2047,
  344. fecp->rmon_r_p1024to2047);
  345. printf("rmon_r_p_gte2048 %x - %x\n", (int)&fecp->rmon_r_p_gte2048,
  346. fecp->rmon_r_p_gte2048);
  347. printf("rmon_r_octets %x - %x\n", (int)&fecp->rmon_r_octets,
  348. fecp->rmon_r_octets);
  349. printf("\n");
  350. printf("ieee_r_drop %x - %x\n", (int)&fecp->ieee_r_drop,
  351. fecp->ieee_r_drop);
  352. printf("ieee_r_frame_ok %x - %x\n", (int)&fecp->ieee_r_frame_ok,
  353. fecp->ieee_r_frame_ok);
  354. printf("ieee_r_crc %x - %x\n", (int)&fecp->ieee_r_crc,
  355. fecp->ieee_r_crc);
  356. printf("ieee_r_align %x - %x\n", (int)&fecp->ieee_r_align,
  357. fecp->ieee_r_align);
  358. printf("ieee_r_macerr %x - %x\n", (int)&fecp->ieee_r_macerr,
  359. fecp->ieee_r_macerr);
  360. printf("ieee_r_fdxfc %x - %x\n", (int)&fecp->ieee_r_fdxfc,
  361. fecp->ieee_r_fdxfc);
  362. printf("ieee_r_octets_ok %x - %x\n", (int)&fecp->ieee_r_octets_ok,
  363. fecp->ieee_r_octets_ok);
  364. printf("\n\n\n");
  365. }
  366. #endif
  367. int fec_init(struct eth_device *dev, bd_t * bd)
  368. {
  369. struct fec_info_s *info = dev->priv;
  370. volatile fec_t *fecp = (fec_t *) (info->iobase);
  371. int i;
  372. u8 *ea = NULL;
  373. fecpin_setclear(dev, 1);
  374. fec_reset(dev);
  375. #if defined(CONFIG_CMD_MII) || defined (CONFIG_MII) || \
  376. defined (CFG_DISCOVER_PHY)
  377. mii_init();
  378. setFecDuplexSpeed(fecp, bd, info->dup_spd);
  379. #else
  380. #ifndef CFG_DISCOVER_PHY
  381. setFecDuplexSpeed(fecp, bd, (FECDUPLEX << 16) | FECSPEED);
  382. #endif /* ifndef CFG_DISCOVER_PHY */
  383. #endif /* CONFIG_CMD_MII || CONFIG_MII */
  384. /* We use strictly polling mode only */
  385. fecp->eimr = 0;
  386. /* Clear any pending interrupt */
  387. fecp->eir = 0xffffffff;
  388. /* Set station address */
  389. if ((u32) fecp == CFG_FEC0_IOBASE) {
  390. #ifdef CFG_FEC1_IOBASE
  391. volatile fec_t *fecp1 = (fec_t *) (CFG_FEC1_IOBASE);
  392. ea = &bd->bi_enet1addr[0];
  393. fecp1->palr =
  394. (ea[0] << 24) | (ea[1] << 16) | (ea[2] << 8) | (ea[3]);
  395. fecp1->paur = (ea[4] << 24) | (ea[5] << 16);
  396. #endif
  397. ea = &bd->bi_enetaddr[0];
  398. fecp->palr =
  399. (ea[0] << 24) | (ea[1] << 16) | (ea[2] << 8) | (ea[3]);
  400. fecp->paur = (ea[4] << 24) | (ea[5] << 16);
  401. } else {
  402. #ifdef CFG_FEC0_IOBASE
  403. volatile fec_t *fecp0 = (fec_t *) (CFG_FEC0_IOBASE);
  404. ea = &bd->bi_enetaddr[0];
  405. fecp0->palr =
  406. (ea[0] << 24) | (ea[1] << 16) | (ea[2] << 8) | (ea[3]);
  407. fecp0->paur = (ea[4] << 24) | (ea[5] << 16);
  408. #endif
  409. #ifdef CFG_FEC1_IOBASE
  410. ea = &bd->bi_enet1addr[0];
  411. fecp->palr =
  412. (ea[0] << 24) | (ea[1] << 16) | (ea[2] << 8) | (ea[3]);
  413. fecp->paur = (ea[4] << 24) | (ea[5] << 16);
  414. #endif
  415. }
  416. /* Clear unicast address hash table */
  417. fecp->iaur = 0;
  418. fecp->ialr = 0;
  419. /* Clear multicast address hash table */
  420. fecp->gaur = 0;
  421. fecp->galr = 0;
  422. /* Set maximum receive buffer size. */
  423. fecp->emrbr = PKT_MAXBLR_SIZE;
  424. /*
  425. * Setup Buffers and Buffer Desriptors
  426. */
  427. info->rxIdx = 0;
  428. info->txIdx = 0;
  429. /*
  430. * Setup Receiver Buffer Descriptors (13.14.24.18)
  431. * Settings:
  432. * Empty, Wrap
  433. */
  434. for (i = 0; i < PKTBUFSRX; i++) {
  435. info->rxbd[i].cbd_sc = BD_ENET_RX_EMPTY;
  436. info->rxbd[i].cbd_datlen = 0; /* Reset */
  437. info->rxbd[i].cbd_bufaddr = (uint) NetRxPackets[i];
  438. }
  439. info->rxbd[PKTBUFSRX - 1].cbd_sc |= BD_ENET_RX_WRAP;
  440. /*
  441. * Setup Ethernet Transmitter Buffer Descriptors (13.14.24.19)
  442. * Settings:
  443. * Last, Tx CRC
  444. */
  445. for (i = 0; i < TX_BUF_CNT; i++) {
  446. info->txbd[i].cbd_sc = BD_ENET_TX_LAST | BD_ENET_TX_TC;
  447. info->txbd[i].cbd_datlen = 0; /* Reset */
  448. info->txbd[i].cbd_bufaddr = (uint) (&info->txbuf[0]);
  449. }
  450. info->txbd[TX_BUF_CNT - 1].cbd_sc |= BD_ENET_TX_WRAP;
  451. /* Set receive and transmit descriptor base */
  452. fecp->erdsr = (unsigned int)(&info->rxbd[0]);
  453. fecp->etdsr = (unsigned int)(&info->txbd[0]);
  454. /* Now enable the transmit and receive processing */
  455. fecp->ecr |= FEC_ECR_ETHER_EN;
  456. /* And last, try to fill Rx Buffer Descriptors */
  457. fecp->rdar = 0x01000000; /* Descriptor polling active */
  458. return 1;
  459. }
  460. void fec_reset(struct eth_device *dev)
  461. {
  462. struct fec_info_s *info = dev->priv;
  463. volatile fec_t *fecp = (fec_t *) (info->iobase);
  464. int i;
  465. fecp->ecr = FEC_ECR_RESET;
  466. for (i = 0; (fecp->ecr & FEC_ECR_RESET) && (i < FEC_RESET_DELAY); ++i) {
  467. udelay(1);
  468. }
  469. if (i == FEC_RESET_DELAY) {
  470. printf("FEC_RESET_DELAY timeout\n");
  471. }
  472. }
  473. void fec_halt(struct eth_device *dev)
  474. {
  475. struct fec_info_s *info = dev->priv;
  476. fec_reset(dev);
  477. fecpin_setclear(dev, 0);
  478. info->rxIdx = info->txIdx = 0;
  479. memset(info->rxbd, 0, PKTBUFSRX * sizeof(cbd_t));
  480. memset(info->txbd, 0, TX_BUF_CNT * sizeof(cbd_t));
  481. memset(info->txbuf, 0, DBUF_LENGTH);
  482. }
  483. int mcffec_initialize(bd_t * bis)
  484. {
  485. struct eth_device *dev;
  486. int i;
  487. for (i = 0; i < sizeof(fec_info) / sizeof(fec_info[0]); i++) {
  488. dev =
  489. (struct eth_device *)memalign(CFG_CACHELINE_SIZE,
  490. sizeof *dev);
  491. if (dev == NULL)
  492. hang();
  493. memset(dev, 0, sizeof(*dev));
  494. sprintf(dev->name, "FEC%d", fec_info[i].index);
  495. dev->priv = &fec_info[i];
  496. dev->init = fec_init;
  497. dev->halt = fec_halt;
  498. dev->send = fec_send;
  499. dev->recv = fec_recv;
  500. /* setup Receive and Transmit buffer descriptor */
  501. fec_info[i].rxbd =
  502. (cbd_t *) memalign(CFG_CACHELINE_SIZE,
  503. (PKTBUFSRX * sizeof(cbd_t)));
  504. fec_info[i].txbd =
  505. (cbd_t *) memalign(CFG_CACHELINE_SIZE,
  506. (TX_BUF_CNT * sizeof(cbd_t)));
  507. fec_info[i].txbuf =
  508. (char *)memalign(CFG_CACHELINE_SIZE, DBUF_LENGTH);
  509. #ifdef ET_DEBUG
  510. printf("rxbd %x txbd %x\n",
  511. (int)fec_info[i].rxbd, (int)fec_info[i].txbd);
  512. #endif
  513. fec_info[i].phy_name = (char *)memalign(CFG_CACHELINE_SIZE, 32);
  514. eth_register(dev);
  515. #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
  516. miiphy_register(dev->name,
  517. mcffec_miiphy_read, mcffec_miiphy_write);
  518. #endif
  519. }
  520. /* default speed */
  521. bis->bi_ethspeed = 10;
  522. return 1;
  523. }
  524. #endif /* CONFIG_CMD_NET, FEC_ENET & NET_MULTI */
  525. #endif /* CONFIG_MCFFEC */