omap3_beagle.h 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303
  1. /*
  2. * (C) Copyright 2006-2008
  3. * Texas Instruments.
  4. * Richard Woodruff <r-woodruff2@ti.com>
  5. * Syed Mohammed Khasim <x0khasim@ti.com>
  6. *
  7. * Configuration settings for the TI OMAP3530 Beagle board.
  8. *
  9. * See file CREDITS for list of people who contributed to this
  10. * project.
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  25. * MA 02111-1307 USA
  26. */
  27. #ifndef __CONFIG_H
  28. #define __CONFIG_H
  29. #include <asm/sizes.h>
  30. /*
  31. * High Level Configuration Options
  32. */
  33. #define CONFIG_ARMCORTEXA8 1 /* This is an ARM V7 CPU core */
  34. #define CONFIG_OMAP 1 /* in a TI OMAP core */
  35. #define CONFIG_OMAP34XX 1 /* which is a 34XX */
  36. #define CONFIG_OMAP3430 1 /* which is in a 3430 */
  37. #define CONFIG_OMAP3_BEAGLE 1 /* working with BEAGLE */
  38. #include <asm/arch/cpu.h> /* get chip and board defs */
  39. #include <asm/arch/omap3.h>
  40. /*
  41. * Display CPU and Board information
  42. */
  43. #define CONFIG_DISPLAY_CPUINFO 1
  44. #define CONFIG_DISPLAY_BOARDINFO 1
  45. /* Clock Defines */
  46. #define V_OSCK 26000000 /* Clock output from T2 */
  47. #define V_SCLK (V_OSCK >> 1)
  48. #undef CONFIG_USE_IRQ /* no support for IRQs */
  49. #define CONFIG_MISC_INIT_R
  50. #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
  51. #define CONFIG_SETUP_MEMORY_TAGS 1
  52. #define CONFIG_INITRD_TAG 1
  53. #define CONFIG_REVISION_TAG 1
  54. /*
  55. * Size of malloc() pool
  56. */
  57. #define CONFIG_ENV_SIZE SZ_128K /* Total Size Environment */
  58. /* Sector */
  59. #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + SZ_128K)
  60. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* bytes reserved for */
  61. /* initial data */
  62. /*
  63. * Hardware drivers
  64. */
  65. /*
  66. * NS16550 Configuration
  67. */
  68. #define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
  69. #define CONFIG_SYS_NS16550
  70. #define CONFIG_SYS_NS16550_SERIAL
  71. #define CONFIG_SYS_NS16550_REG_SIZE (-4)
  72. #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
  73. /*
  74. * select serial console configuration
  75. */
  76. #define CONFIG_CONS_INDEX 3
  77. #define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
  78. #define CONFIG_SERIAL3 3 /* UART3 on Beagle Rev 2 */
  79. /* allow to overwrite serial and ethaddr */
  80. #define CONFIG_ENV_OVERWRITE
  81. #define CONFIG_BAUDRATE 115200
  82. #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
  83. 115200}
  84. #define CONFIG_MMC 1
  85. #define CONFIG_OMAP3_MMC 1
  86. #define CONFIG_DOS_PARTITION 1
  87. /* commands to include */
  88. #include <config_cmd_default.h>
  89. #define CONFIG_CMD_EXT2 /* EXT2 Support */
  90. #define CONFIG_CMD_FAT /* FAT support */
  91. #define CONFIG_CMD_JFFS2 /* JFFS2 Support */
  92. #define CONFIG_CMD_MTDPARTS /* Enable MTD parts commands */
  93. #define MTDIDS_DEFAULT "nand0=nand"
  94. #define MTDPARTS_DEFAULT "mtdparts=nand:512k(x-loader),"\
  95. "1920k(u-boot),128k(u-boot-env),"\
  96. "4m(kernel),-(fs)"
  97. #define CONFIG_CMD_I2C /* I2C serial bus support */
  98. #define CONFIG_CMD_MMC /* MMC support */
  99. #define CONFIG_CMD_NAND /* NAND support */
  100. #undef CONFIG_CMD_FLASH /* flinfo, erase, protect */
  101. #undef CONFIG_CMD_FPGA /* FPGA configuration Support */
  102. #undef CONFIG_CMD_IMI /* iminfo */
  103. #undef CONFIG_CMD_IMLS /* List all found images */
  104. #undef CONFIG_CMD_NET /* bootp, tftpboot, rarpboot */
  105. #undef CONFIG_CMD_NFS /* NFS support */
  106. #define CONFIG_SYS_NO_FLASH
  107. #define CONFIG_SYS_I2C_SPEED 100000
  108. #define CONFIG_SYS_I2C_SLAVE 1
  109. #define CONFIG_SYS_I2C_BUS 0
  110. #define CONFIG_SYS_I2C_BUS_SELECT 1
  111. #define CONFIG_DRIVER_OMAP34XX_I2C 1
  112. /*
  113. * Board NAND Info.
  114. */
  115. #define CONFIG_NAND_OMAP_GPMC
  116. #define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
  117. /* to access nand */
  118. #define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
  119. /* to access nand at */
  120. /* CS0 */
  121. #define GPMC_NAND_ECC_LP_x16_LAYOUT 1
  122. #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND */
  123. /* devices */
  124. #define CONFIG_JFFS2_NAND
  125. /* nand device jffs2 lives on */
  126. #define CONFIG_JFFS2_DEV "nand0"
  127. /* start of jffs2 partition */
  128. #define CONFIG_JFFS2_PART_OFFSET 0x680000
  129. #define CONFIG_JFFS2_PART_SIZE 0xf980000 /* size of jffs2 */
  130. /* partition */
  131. /* Environment information */
  132. #define CONFIG_BOOTDELAY 10
  133. #define CONFIG_EXTRA_ENV_SETTINGS \
  134. "loadaddr=0x82000000\0" \
  135. "console=ttyS2,115200n8\0" \
  136. "videomode=1024x768@60,vxres=1024,vyres=768\0" \
  137. "videospec=omapfb:vram:2M,vram:4M\0" \
  138. "mmcargs=setenv bootargs console=${console} " \
  139. "video=${videospec},mode:${videomode} " \
  140. "root=/dev/mmcblk0p2 rw " \
  141. "rootfstype=ext3 rootwait\0" \
  142. "nandargs=setenv bootargs console=${console} " \
  143. "video=${videospec},mode:${videomode} " \
  144. "root=/dev/mtdblock4 rw " \
  145. "rootfstype=jffs2\0" \
  146. "loadbootscript=fatload mmc 0 ${loadaddr} boot.scr\0" \
  147. "bootscript=echo Running bootscript from mmc ...; " \
  148. "source ${loadaddr}\0" \
  149. "loaduimage=fatload mmc 0 ${loadaddr} uImage\0" \
  150. "mmcboot=echo Booting from mmc ...; " \
  151. "run mmcargs; " \
  152. "bootm ${loadaddr}\0" \
  153. "nandboot=echo Booting from nand ...; " \
  154. "run nandargs; " \
  155. "nand read ${loadaddr} 280000 400000; " \
  156. "bootm ${loadaddr}\0" \
  157. #define CONFIG_BOOTCOMMAND \
  158. "if mmc init; then " \
  159. "if run loadbootscript; then " \
  160. "run bootscript; " \
  161. "else " \
  162. "if run loaduimage; then " \
  163. "run mmcboot; " \
  164. "else run nandboot; " \
  165. "fi; " \
  166. "fi; " \
  167. "else run nandboot; fi"
  168. #define CONFIG_AUTO_COMPLETE 1
  169. /*
  170. * Miscellaneous configurable options
  171. */
  172. #define V_PROMPT "OMAP3 beagleboard.org # "
  173. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  174. #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
  175. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  176. #define CONFIG_SYS_PROMPT V_PROMPT
  177. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  178. /* Print Buffer Size */
  179. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
  180. sizeof(CONFIG_SYS_PROMPT) + 16)
  181. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  182. /* Boot Argument Buffer Size */
  183. #define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
  184. #define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0) /* memtest */
  185. /* works on */
  186. #define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
  187. 0x01F00000) /* 31MB */
  188. #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default */
  189. /* load address */
  190. /*
  191. * 2430 has 12 GP timers, they can be driven by the SysClk (12/13/19.2) or by
  192. * 32KHz clk, or from external sig. This rate is divided by a local divisor.
  193. */
  194. #define CONFIG_SYS_TIMERBASE (OMAP34XX_GPT2)
  195. #define CONFIG_SYS_PTV 7 /* 2^(PTV+1) */
  196. #define CONFIG_SYS_HZ ((V_SCLK) / (2 << CONFIG_SYS_PTV))
  197. /*-----------------------------------------------------------------------
  198. * Stack sizes
  199. *
  200. * The stack sizes are set up in start.S using the settings below
  201. */
  202. #define CONFIG_STACKSIZE SZ_128K /* regular stack */
  203. #ifdef CONFIG_USE_IRQ
  204. #define CONFIG_STACKSIZE_IRQ SZ_4K /* IRQ stack */
  205. #define CONFIG_STACKSIZE_FIQ SZ_4K /* FIQ stack */
  206. #endif
  207. /*-----------------------------------------------------------------------
  208. * Physical Memory Map
  209. */
  210. #define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
  211. #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
  212. #define PHYS_SDRAM_1_SIZE SZ_32M /* at least 32 meg */
  213. #define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
  214. /* SDRAM Bank Allocation method */
  215. #define SDRC_R_B_C 1
  216. /*-----------------------------------------------------------------------
  217. * FLASH and environment organization
  218. */
  219. /* **** PISMO SUPPORT *** */
  220. /* Configure the PISMO */
  221. #define PISMO1_NAND_SIZE GPMC_SIZE_128M
  222. #define PISMO1_ONEN_SIZE GPMC_SIZE_128M
  223. #define CONFIG_SYS_MAX_FLASH_SECT 520 /* max number of sectors on */
  224. /* one chip */
  225. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of flash banks */
  226. #define CONFIG_SYS_MONITOR_LEN SZ_256K /* Reserve 2 sectors */
  227. #define CONFIG_SYS_FLASH_BASE boot_flash_base
  228. /* Monitor at start of flash */
  229. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  230. #define CONFIG_SYS_ONENAND_BASE ONENAND_MAP
  231. #define CONFIG_ENV_IS_IN_NAND 1
  232. #define ONENAND_ENV_OFFSET 0x260000 /* environment starts here */
  233. #define SMNAND_ENV_OFFSET 0x260000 /* environment starts here */
  234. #define CONFIG_SYS_ENV_SECT_SIZE boot_flash_sec
  235. #define CONFIG_ENV_OFFSET boot_flash_off
  236. #define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET
  237. /*-----------------------------------------------------------------------
  238. * CFI FLASH driver setup
  239. */
  240. /* timeout values are in ticks */
  241. #define CONFIG_SYS_FLASH_ERASE_TOUT (100 * CONFIG_SYS_HZ)
  242. #define CONFIG_SYS_FLASH_WRITE_TOUT (100 * CONFIG_SYS_HZ)
  243. /* Flash banks JFFS2 should use */
  244. #define CONFIG_SYS_MAX_MTD_BANKS (CONFIG_SYS_MAX_FLASH_BANKS + \
  245. CONFIG_SYS_MAX_NAND_DEVICE)
  246. #define CONFIG_SYS_JFFS2_MEM_NAND
  247. /* use flash_info[2] */
  248. #define CONFIG_SYS_JFFS2_FIRST_BANK CONFIG_SYS_MAX_FLASH_BANKS
  249. #define CONFIG_SYS_JFFS2_NUM_BANKS 1
  250. #ifndef __ASSEMBLY__
  251. extern gpmc_csx_t *nand_cs_base;
  252. extern gpmc_t *gpmc_cfg_base;
  253. extern unsigned int boot_flash_base;
  254. extern volatile unsigned int boot_flash_env_addr;
  255. extern unsigned int boot_flash_off;
  256. extern unsigned int boot_flash_sec;
  257. extern unsigned int boot_flash_type;
  258. #endif
  259. #endif /* __CONFIG_H */