board.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361
  1. /*
  2. *
  3. * Common board functions for OMAP3 based boards.
  4. *
  5. * (C) Copyright 2004-2008
  6. * Texas Instruments, <www.ti.com>
  7. *
  8. * Author :
  9. * Sunil Kumar <sunilsaini05@gmail.com>
  10. * Shashi Ranjan <shashiranjanmca05@gmail.com>
  11. *
  12. * Derived from Beagle Board and 3430 SDP code by
  13. * Richard Woodruff <r-woodruff2@ti.com>
  14. * Syed Mohammed Khasim <khasim@ti.com>
  15. *
  16. *
  17. * See file CREDITS for list of people who contributed to this
  18. * project.
  19. *
  20. * This program is free software; you can redistribute it and/or
  21. * modify it under the terms of the GNU General Public License as
  22. * published by the Free Software Foundation; either version 2 of
  23. * the License, or (at your option) any later version.
  24. *
  25. * This program is distributed in the hope that it will be useful,
  26. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. * GNU General Public License for more details.
  29. *
  30. * You should have received a copy of the GNU General Public License
  31. * along with this program; if not, write to the Free Software
  32. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  33. * MA 02111-1307 USA
  34. */
  35. #include <common.h>
  36. #include <asm/io.h>
  37. #include <asm/arch/sys_proto.h>
  38. #include <asm/arch/mem.h>
  39. extern omap3_sysinfo sysinfo;
  40. extern u32 is_mem_sdr(void);
  41. /******************************************************************************
  42. * Routine: delay
  43. * Description: spinning delay to use before udelay works
  44. *****************************************************************************/
  45. static inline void delay(unsigned long loops)
  46. {
  47. __asm__ volatile ("1:\n" "subs %0, %1, #1\n"
  48. "bne 1b":"=r" (loops):"0"(loops));
  49. }
  50. /******************************************************************************
  51. * Routine: secure_unlock
  52. * Description: Setup security registers for access
  53. * (GP Device only)
  54. *****************************************************************************/
  55. void secure_unlock_mem(void)
  56. {
  57. pm_t *pm_rt_ape_base = (pm_t *)PM_RT_APE_BASE_ADDR_ARM;
  58. pm_t *pm_gpmc_base = (pm_t *)PM_GPMC_BASE_ADDR_ARM;
  59. pm_t *pm_ocm_ram_base = (pm_t *)PM_OCM_RAM_BASE_ADDR_ARM;
  60. pm_t *pm_iva2_base = (pm_t *)PM_IVA2_BASE_ADDR_ARM;
  61. sms_t *sms_base = (sms_t *)OMAP34XX_SMS_BASE;
  62. /* Protection Module Register Target APE (PM_RT) */
  63. writel(UNLOCK_1, &pm_rt_ape_base->req_info_permission_1);
  64. writel(UNLOCK_1, &pm_rt_ape_base->read_permission_0);
  65. writel(UNLOCK_1, &pm_rt_ape_base->wirte_permission_0);
  66. writel(UNLOCK_2, &pm_rt_ape_base->addr_match_1);
  67. writel(UNLOCK_3, &pm_gpmc_base->req_info_permission_0);
  68. writel(UNLOCK_3, &pm_gpmc_base->read_permission_0);
  69. writel(UNLOCK_3, &pm_gpmc_base->wirte_permission_0);
  70. writel(UNLOCK_3, &pm_ocm_ram_base->req_info_permission_0);
  71. writel(UNLOCK_3, &pm_ocm_ram_base->read_permission_0);
  72. writel(UNLOCK_3, &pm_ocm_ram_base->wirte_permission_0);
  73. writel(UNLOCK_2, &pm_ocm_ram_base->addr_match_2);
  74. /* IVA Changes */
  75. writel(UNLOCK_3, &pm_iva2_base->req_info_permission_0);
  76. writel(UNLOCK_3, &pm_iva2_base->read_permission_0);
  77. writel(UNLOCK_3, &pm_iva2_base->wirte_permission_0);
  78. /* SDRC region 0 public */
  79. writel(UNLOCK_1, &sms_base->rg_att0);
  80. }
  81. /******************************************************************************
  82. * Routine: secureworld_exit()
  83. * Description: If chip is EMU and boot type is external
  84. * configure secure registers and exit secure world
  85. * general use.
  86. *****************************************************************************/
  87. void secureworld_exit()
  88. {
  89. unsigned long i;
  90. /* configrue non-secure access control register */
  91. __asm__ __volatile__("mrc p15, 0, %0, c1, c1, 2":"=r"(i));
  92. /* enabling co-processor CP10 and CP11 accesses in NS world */
  93. __asm__ __volatile__("orr %0, %0, #0xC00":"=r"(i));
  94. /*
  95. * allow allocation of locked TLBs and L2 lines in NS world
  96. * allow use of PLE registers in NS world also
  97. */
  98. __asm__ __volatile__("orr %0, %0, #0x70000":"=r"(i));
  99. __asm__ __volatile__("mcr p15, 0, %0, c1, c1, 2":"=r"(i));
  100. /* Enable ASA in ACR register */
  101. __asm__ __volatile__("mrc p15, 0, %0, c1, c0, 1":"=r"(i));
  102. __asm__ __volatile__("orr %0, %0, #0x10":"=r"(i));
  103. __asm__ __volatile__("mcr p15, 0, %0, c1, c0, 1":"=r"(i));
  104. /* Exiting secure world */
  105. __asm__ __volatile__("mrc p15, 0, %0, c1, c1, 0":"=r"(i));
  106. __asm__ __volatile__("orr %0, %0, #0x31":"=r"(i));
  107. __asm__ __volatile__("mcr p15, 0, %0, c1, c1, 0":"=r"(i));
  108. }
  109. /******************************************************************************
  110. * Routine: setup_auxcr()
  111. * Description: Write to AuxCR desired value using SMI.
  112. * general use.
  113. *****************************************************************************/
  114. void setup_auxcr()
  115. {
  116. unsigned long i;
  117. volatile unsigned int j;
  118. /* Save r0, r12 and restore them after usage */
  119. __asm__ __volatile__("mov %0, r12":"=r"(j));
  120. __asm__ __volatile__("mov %0, r0":"=r"(i));
  121. /*
  122. * GP Device ROM code API usage here
  123. * r12 = AUXCR Write function and r0 value
  124. */
  125. __asm__ __volatile__("mov r12, #0x3");
  126. __asm__ __volatile__("mrc p15, 0, r0, c1, c0, 1");
  127. /* Enabling ASA */
  128. __asm__ __volatile__("orr r0, r0, #0x10");
  129. /* Enable L1NEON */
  130. __asm__ __volatile__("orr r0, r0, #1 << 5");
  131. /* SMI instruction to call ROM Code API */
  132. __asm__ __volatile__(".word 0xE1600070");
  133. __asm__ __volatile__("mov r0, %0":"=r"(i));
  134. __asm__ __volatile__("mov r12, %0":"=r"(j));
  135. }
  136. /******************************************************************************
  137. * Routine: try_unlock_sram()
  138. * Description: If chip is GP/EMU(special) type, unlock the SRAM for
  139. * general use.
  140. *****************************************************************************/
  141. void try_unlock_memory()
  142. {
  143. int mode;
  144. int in_sdram = is_running_in_sdram();
  145. /*
  146. * if GP device unlock device SRAM for general use
  147. * secure code breaks for Secure/Emulation device - HS/E/T
  148. */
  149. mode = get_device_type();
  150. if (mode == GP_DEVICE)
  151. secure_unlock_mem();
  152. /*
  153. * If device is EMU and boot is XIP external booting
  154. * Unlock firewalls and disable L2 and put chip
  155. * out of secure world
  156. *
  157. * Assuming memories are unlocked by the demon who put us in SDRAM
  158. */
  159. if ((mode <= EMU_DEVICE) && (get_boot_type() == 0x1F)
  160. && (!in_sdram)) {
  161. secure_unlock_mem();
  162. secureworld_exit();
  163. }
  164. return;
  165. }
  166. /******************************************************************************
  167. * Routine: s_init
  168. * Description: Does early system init of muxing and clocks.
  169. * - Called path is with SRAM stack.
  170. *****************************************************************************/
  171. void s_init(void)
  172. {
  173. int in_sdram = is_running_in_sdram();
  174. watchdog_init();
  175. try_unlock_memory();
  176. /*
  177. * Right now flushing at low MPU speed.
  178. * Need to move after clock init
  179. */
  180. v7_flush_dcache_all(get_device_type());
  181. #ifndef CONFIG_ICACHE_OFF
  182. icache_enable();
  183. #endif
  184. #ifdef CONFIG_L2_OFF
  185. l2cache_disable();
  186. #else
  187. l2cache_enable();
  188. #endif
  189. /*
  190. * Writing to AuxCR in U-boot using SMI for GP DEV
  191. * Currently SMI in Kernel on ES2 devices seems to have an issue
  192. * Once that is resolved, we can postpone this config to kernel
  193. */
  194. if (get_device_type() == GP_DEVICE)
  195. setup_auxcr();
  196. set_muxconf_regs();
  197. delay(100);
  198. prcm_init();
  199. per_clocks_enable();
  200. if (!in_sdram)
  201. sdrc_init();
  202. }
  203. /******************************************************************************
  204. * Routine: wait_for_command_complete
  205. * Description: Wait for posting to finish on watchdog
  206. *****************************************************************************/
  207. void wait_for_command_complete(watchdog_t *wd_base)
  208. {
  209. int pending = 1;
  210. do {
  211. pending = readl(&wd_base->wwps);
  212. } while (pending);
  213. }
  214. /******************************************************************************
  215. * Routine: watchdog_init
  216. * Description: Shut down watch dogs
  217. *****************************************************************************/
  218. void watchdog_init(void)
  219. {
  220. watchdog_t *wd2_base = (watchdog_t *)WD2_BASE;
  221. prcm_t *prcm_base = (prcm_t *)PRCM_BASE;
  222. /*
  223. * There are 3 watch dogs WD1=Secure, WD2=MPU, WD3=IVA. WD1 is
  224. * either taken care of by ROM (HS/EMU) or not accessible (GP).
  225. * We need to take care of WD2-MPU or take a PRCM reset. WD3
  226. * should not be running and does not generate a PRCM reset.
  227. */
  228. sr32(&prcm_base->fclken_wkup, 5, 1, 1);
  229. sr32(&prcm_base->iclken_wkup, 5, 1, 1);
  230. wait_on_value(ST_WDT2, 0x20, &prcm_base->idlest_wkup, 5);
  231. writel(WD_UNLOCK1, &wd2_base->wspr);
  232. wait_for_command_complete(wd2_base);
  233. writel(WD_UNLOCK2, &wd2_base->wspr);
  234. }
  235. /******************************************************************************
  236. * Routine: dram_init
  237. * Description: sets uboots idea of sdram size
  238. *****************************************************************************/
  239. int dram_init(void)
  240. {
  241. DECLARE_GLOBAL_DATA_PTR;
  242. unsigned int size0 = 0, size1 = 0;
  243. /*
  244. * If a second bank of DDR is attached to CS1 this is
  245. * where it can be started. Early init code will init
  246. * memory on CS0.
  247. */
  248. if ((sysinfo.mtype == DDR_COMBO) || (sysinfo.mtype == DDR_STACKED)) {
  249. do_sdrc_init(CS1, NOT_EARLY);
  250. make_cs1_contiguous();
  251. }
  252. size0 = get_sdr_cs_size(CS0);
  253. size1 = get_sdr_cs_size(CS1);
  254. gd->bd->bi_dram[0].start = PHYS_SDRAM_1;
  255. gd->bd->bi_dram[0].size = size0;
  256. gd->bd->bi_dram[1].start = PHYS_SDRAM_1 + get_sdr_cs_offset(CS1);
  257. gd->bd->bi_dram[1].size = size1;
  258. return 0;
  259. }
  260. /******************************************************************************
  261. * Dummy function to handle errors for EABI incompatibility
  262. *****************************************************************************/
  263. void raise(void)
  264. {
  265. }
  266. /******************************************************************************
  267. * Dummy function to handle errors for EABI incompatibility
  268. *****************************************************************************/
  269. void abort(void)
  270. {
  271. }
  272. #ifdef CONFIG_NAND_OMAP_GPMC
  273. /******************************************************************************
  274. * OMAP3 specific command to switch between NAND HW and SW ecc
  275. *****************************************************************************/
  276. static int do_switch_ecc(cmd_tbl_t * cmdtp, int flag, int argc, char *argv[])
  277. {
  278. if (argc != 2)
  279. goto usage;
  280. if (strncmp(argv[1], "hw", 2) == 0)
  281. omap_nand_switch_ecc(1);
  282. else if (strncmp(argv[1], "sw", 2) == 0)
  283. omap_nand_switch_ecc(0);
  284. else
  285. goto usage;
  286. return 0;
  287. usage:
  288. printf ("Usage: nandecc %s\n", cmdtp->usage);
  289. return 1;
  290. }
  291. U_BOOT_CMD(
  292. nandecc, 2, 1, do_switch_ecc,
  293. "nandecc - switch OMAP3 NAND ECC calculation algorithm\n",
  294. "[hw/sw] - Switch between NAND hardware (hw) or software (sw) ecc algorithm\n"
  295. );
  296. #endif /* CONFIG_NAND_OMAP_GPMC */
  297. #ifdef CONFIG_DISPLAY_BOARDINFO
  298. /**
  299. * Print board information
  300. */
  301. int checkboard (void)
  302. {
  303. char *mem_s ;
  304. if (is_mem_sdr())
  305. mem_s = "mSDR";
  306. else
  307. mem_s = "LPDDR";
  308. printf("%s + %s/%s\n", sysinfo.board_string, mem_s,
  309. sysinfo.nand_string);
  310. return 0;
  311. }
  312. #endif /* CONFIG_DISPLAY_BOARDINFO */