eb_cpux9k2.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424
  1. /*
  2. * (C) Copyright 2008-2009
  3. * BuS Elektronik GmbH & Co. KG <www.bus-elektronik.de>
  4. * Jens Scharsig <esw@bus-elektronik.de>
  5. *
  6. * Configuation settings for the EB+CPUx9K2 board.
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #ifndef _CONFIG_EB_CPUx9K2_H_
  27. #define _CONFIG_EB_CPUx9K2_H_
  28. /*--------------------------------------------------------------------------*/
  29. #define CONFIG_AT91RM9200 /* It's an Atmel AT91RM9200 SoC */
  30. #define CONFIG_EB_CPUX9K2 /* on an EP+CPUX9K2 Board */
  31. #define USE_920T_MMU
  32. #define CONFIG_VERSION_VARIABLE
  33. #define CONFIG_IDENT_STRING " on EB+CPUx9K2"
  34. #include <asm/hardware.h> /* needed for port definitions */
  35. #define CONFIG_MISC_INIT_R
  36. #define CONFIG_BOARD_EARLY_INIT_F
  37. #define MACH_TYPE_EB_CPUX9K2 1977
  38. #define CONFIG_MACH_TYPE MACH_TYPE_EB_CPUX9K2
  39. #define CONFIG_SYS_CACHELINE_SIZE 32
  40. #define CONFIG_SYS_DCACHE_OFF
  41. /*--------------------------------------------------------------------------*/
  42. #ifndef CONFIG_RAMBOOT
  43. #define CONFIG_SYS_TEXT_BASE 0x00000000
  44. #else
  45. #define CONFIG_SKIP_LOWLEVEL_INIT
  46. #define CONFIG_SYS_TEXT_BASE 0x21f00000
  47. #endif
  48. #define CONFIG_SYS_LOAD_ADDR 0x21000000 /* default load address */
  49. #define CONFIG_SYS_BOOT_SIZE 0x00 /* 0 KBytes */
  50. #define CONFIG_SYS_U_BOOT_BASE PHYS_FLASH_1
  51. #define CONFIG_SYS_U_BOOT_SIZE 0x60000 /* 384 KBytes */
  52. #define CONFIG_BOOT_RETRY_TIME 30
  53. #define CONFIG_CMDLINE_EDITING
  54. #define CONFIG_SYS_PROMPT "U-Boot> " /* Monitor Command Prompt */
  55. #define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
  56. #define CONFIG_SYS_MAXARGS 32 /* max number of command args */
  57. #define CONFIG_SYS_PBSIZE \
  58. (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  59. /*
  60. * ARM asynchronous clock
  61. */
  62. #define AT91C_MAIN_CLOCK 179404800 /* from 12.288 MHz * 73 / 5 */
  63. #define AT91C_MASTER_CLOCK (AT91C_MAIN_CLOCK / 3)
  64. #define CONFIG_SYS_HZ 1000
  65. #define CONFIG_SYS_HZ_CLOCK (AT91C_MASTER_CLOCK / 2)
  66. #define CONFIG_SYS_AT91_SLOW_CLOCK 32768 /* slow clock */
  67. #define CONFIG_CMDLINE_TAG 1
  68. #define CONFIG_SETUP_MEMORY_TAGS 1
  69. #define CONFIG_INITRD_TAG 1
  70. #define CONFIG_SYS_USE_MAIN_OSCILLATOR 1
  71. /* flash */
  72. #define CONFIG_SYS_EBI_CFGR_VAL 0x00000000
  73. #define CONFIG_SYS_SMC_CSR0_VAL 0x00003284 /* 16bit, 2 TDF, 4 WS */
  74. /* clocks */
  75. #define CONFIG_SYS_PLLAR_VAL 0x20483E05 /* 179.4048 MHz for PCK */
  76. #define CONFIG_SYS_PLLBR_VAL 0x104C3E0A /* 47.3088 MHz (for USB) */
  77. #define CONFIG_SYS_MCKR_VAL 0x00000202 /* PCK/3 = MCK Clock */
  78. /*
  79. * Size of malloc() pool
  80. */
  81. #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 520*1024)
  82. /*
  83. * sdram
  84. */
  85. #define CONFIG_NR_DRAM_BANKS 1
  86. #define CONFIG_SYS_SDRAM_BASE 0x20000000
  87. #define CONFIG_SYS_SDRAM_SIZE 0x04000000 /* 64 megs */
  88. #define CONFIG_SYS_INIT_SP_ADDR 0x00204000 /* use internal SRAM */
  89. #define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
  90. #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + \
  91. CONFIG_SYS_SDRAM_SIZE - 0x00400000 - \
  92. CONFIG_SYS_MALLOC_LEN)
  93. #define CONFIG_SYS_PIOC_ASR_VAL 0xFFFF0000 /* PIOC as D16/D31 */
  94. #define CONFIG_SYS_PIOC_BSR_VAL 0x00000000
  95. #define CONFIG_SYS_PIOC_PDR_VAL 0xFFFF0000
  96. #define CONFIG_SYS_EBI_CSA_VAL 0x00000002 /* CS1=SDRAM */
  97. #define CONFIG_SYS_SDRC_CR_VAL 0x2188c159 /* set up the SDRAM */
  98. #define CONFIG_SYS_SDRAM 0x20000000 /* address of the SDRAM */
  99. #define CONFIG_SYS_SDRAM1 0x20000080 /* address of the SDRAM */
  100. #define CONFIG_SYS_SDRAM_VAL 0x00000000 /* value written to SDRAM */
  101. #define CONFIG_SYS_SDRC_MR_VAL 0x00000002 /* Precharge All */
  102. #define CONFIG_SYS_SDRC_MR_VAL1 0x00000004 /* refresh */
  103. #define CONFIG_SYS_SDRC_MR_VAL2 0x00000003 /* Load Mode Register */
  104. #define CONFIG_SYS_SDRC_MR_VAL3 0x00000000 /* Normal Mode */
  105. #define CONFIG_SYS_SDRC_TR_VAL 0x000002E0 /* Write refresh rate */
  106. /*
  107. * Command line configuration
  108. */
  109. #include <config_cmd_default.h>
  110. #define CONFIG_CMD_BMP
  111. #define CONFIG_CMD_DATE
  112. #define CONFIG_CMD_DHCP
  113. #define CONFIG_CMD_I2C
  114. #define CONFIG_CMD_JFFS2
  115. #define CONFIG_CMD_MII
  116. #define CONFIG_CMD_NAND
  117. #define CONFIG_CMD_PING
  118. #define CONFIG_I2C_CMD_NO_FLAT
  119. #define CONFIG_I2C_CMD_TREE
  120. #define CONFIG_CMD_USB
  121. #define CONFIG_CMD_FAT
  122. #define CONFIG_SYS_LONGHELP
  123. /*
  124. * Filesystems
  125. */
  126. #define CONFIG_JFFS2_NAND 1
  127. #ifndef CONFIG_JFFS2_CMDLINE
  128. #define CONFIG_JFFS2_DEV "nand0"
  129. #define CONFIG_JFFS2_PART_OFFSET 0
  130. #define CONFIG_JFFS2_PART_SIZE 0xFFFFFFFF
  131. #else
  132. #define MTDIDS_DEFAULT "nor0=0,nand0=1"
  133. #define MTDPARTS_DEFAULT "mtdparts=" \
  134. "0:" \
  135. "384k(U-Boot)," \
  136. "128k(Env)," \
  137. "128k(Splash)," \
  138. "4M(Kernel)," \
  139. "-(FS)" \
  140. ";" \
  141. "1:" \
  142. "-(jffs2)"
  143. #endif /* CONFIG_JFFS2_CMDLINE */
  144. /*
  145. * Hardware drivers
  146. */
  147. #define CONFIG_USB_ATMEL
  148. #define CONFIG_USB_OHCI_NEW
  149. #define CONFIG_AT91C_PQFP_UHPBUG
  150. #define CONFIG_USB_STORAGE
  151. #define CONFIG_DOS_PARTITION
  152. #define CONFIG_ISO_PARTITION
  153. #define CONFIG_EFI_PARTITION
  154. #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 1
  155. #define CONFIG_SYS_USB_OHCI_CPU_INIT
  156. #define CONFIG_SYS_USB_OHCI_REGS_BASE 0x00300000
  157. #define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91rm9200"
  158. /*
  159. * UART/CONSOLE
  160. */
  161. #define CONFIG_BAUDRATE 115200
  162. #define CONFIG_ATMEL_USART
  163. #define CONFIG_USART_BASE ATMEL_BASE_DBGU
  164. #define CONFIG_USART_ID 0/* ignored in arm */
  165. /*
  166. * network
  167. */
  168. #define CONFIG_NET_RETRY_COUNT 10
  169. #define CONFIG_RESET_PHY_R 1
  170. #define CONFIG_DRIVER_AT91EMAC 1
  171. #define CONFIG_DRIVER_AT91EMAC_QUIET 1
  172. #define CONFIG_SYS_RX_ETH_BUFFER 8
  173. #define CONFIG_MII 1
  174. /*
  175. * BOOTP options
  176. */
  177. #define CONFIG_BOOTP_BOOTFILESIZE
  178. #define CONFIG_BOOTP_BOOTPATH
  179. #define CONFIG_BOOTP_GATEWAY
  180. #define CONFIG_BOOTP_HOSTNAME
  181. /*
  182. * I2C-Bus
  183. */
  184. #define CONFIG_SYS_I2C_SPEED 50000
  185. #define CONFIG_SYS_I2C_SLAVE 0 /* not used */
  186. #ifndef CONFIG_HARD_I2C
  187. #define CONFIG_SOFT_I2C
  188. /* Software I2C driver configuration */
  189. #define AT91_PIN_SDA (1<<25) /* AT91C_PIO_PA25 */
  190. #define AT91_PIN_SCL (1<<26) /* AT91C_PIO_PA26 */
  191. #define CONFIG_SYS_I2C_INIT_BOARD
  192. #define I2C_INIT i2c_init_board();
  193. #define I2C_ACTIVE writel(ATMEL_PMX_AA_TWD, &pio->pioa.mddr);
  194. #define I2C_TRISTATE writel(ATMEL_PMX_AA_TWD, &pio->pioa.mder);
  195. #define I2C_READ ((readl(&pio->pioa.pdsr) & ATMEL_PMX_AA_TWD) != 0)
  196. #define I2C_SDA(bit) \
  197. if (bit) \
  198. writel(ATMEL_PMX_AA_TWD, &pio->pioa.sodr); \
  199. else \
  200. writel(ATMEL_PMX_AA_TWD, &pio->pioa.codr);
  201. #define I2C_SCL(bit) \
  202. if (bit) \
  203. writel(ATMEL_PMX_AA_TWCK, &pio->pioa.sodr); \
  204. else \
  205. writel(ATMEL_PMX_AA_TWCK, &pio->pioa.codr);
  206. #define I2C_DELAY udelay(2500000/CONFIG_SYS_I2C_SPEED)
  207. #endif /* CONFIG_HARD_I2C */
  208. /* I2C-RTC */
  209. #ifdef CONFIG_CMD_DATE
  210. #define CONFIG_RTC_DS1338
  211. #define CONFIG_SYS_I2C_RTC_ADDR 0x68
  212. #endif
  213. /* EEPROM */
  214. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
  215. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
  216. /* FLASH organization */
  217. /* NOR-FLASH */
  218. #define CONFIG_FLASH_SHOW_PROGRESS 45
  219. #define CONFIG_FLASH_CFI_DRIVER 1
  220. #define PHYS_FLASH_1 0x10000000
  221. #define PHYS_FLASH_SIZE 0x01000000 /* 16 megs main flash */
  222. #define CONFIG_SYS_FLASH_CFI 1
  223. #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
  224. #define CONFIG_SYS_FLASH_PROTECTION 1
  225. #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
  226. #define CONFIG_SYS_MAX_FLASH_BANKS 1
  227. #define CONFIG_SYS_MAX_FLASH_SECT 512
  228. #define CONFIG_SYS_FLASH_ERASE_TOUT 6000
  229. #define CONFIG_SYS_FLASH_WRITE_TOUT 2000
  230. /* NAND */
  231. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  232. #define CONFIG_SYS_NAND_BASE 0x40000000
  233. #define CONFIG_SYS_NAND_DBW_8 1
  234. /* Status LED's */
  235. #define CONFIG_STATUS_LED 1
  236. #define CONFIG_BOARD_SPECIFIC_LED 1
  237. #define STATUS_LED_BOOT 1
  238. #define STATUS_LED_ACTIVE 0
  239. #define STATUS_LED_BIT 1 /* AT91C_PIO_PD0 green LED */
  240. #define STATUS_LED_PERIOD (CONFIG_SYS_HZ / 2)
  241. #define STATUS_LED_STATE STATUS_LED_OFF /* BLINKING */
  242. #define STATUS_LED_BIT1 2 /* AT91C_PIO_PD1 red LED */
  243. #define STATUS_LED_STATE1 STATUS_LED_ON /* BLINKING */
  244. #define STATUS_LED_PERIOD1 (CONFIG_SYS_HZ / 4)
  245. #define CONFIG_VIDEO 1
  246. /* Options */
  247. #ifdef CONFIG_VIDEO
  248. #define CONFIG_VIDEO_VCXK 1
  249. #define CONFIG_SPLASH_SCREEN 1
  250. #define CONFIG_SYS_VCXK_DEFAULT_LINEALIGN 4
  251. #define CONFIG_SYS_VCXK_BASE 0x30000000
  252. #define CONFIG_SYS_VCXK_ACKNOWLEDGE_PIN (1<<3)
  253. #define CONFIG_SYS_VCXK_ACKNOWLEDGE_PORT piob
  254. #define CONFIG_SYS_VCXK_ACKNOWLEDGE_DDR odr
  255. #define CONFIG_SYS_VCXK_ENABLE_PIN (1<<5)
  256. #define CONFIG_SYS_VCXK_ENABLE_PORT piob
  257. #define CONFIG_SYS_VCXK_ENABLE_DDR oer
  258. #define CONFIG_SYS_VCXK_REQUEST_PIN (1<<2)
  259. #define CONFIG_SYS_VCXK_REQUEST_PORT piob
  260. #define CONFIG_SYS_VCXK_REQUEST_DDR oer
  261. #define CONFIG_SYS_VCXK_INVERT_PIN (1<<4)
  262. #define CONFIG_SYS_VCXK_INVERT_PORT piob
  263. #define CONFIG_SYS_VCXK_INVERT_DDR oer
  264. #define CONFIG_SYS_VCXK_RESET_PIN (1<<6)
  265. #define CONFIG_SYS_VCXK_RESET_PORT piob
  266. #define CONFIG_SYS_VCXK_RESET_DDR oer
  267. #endif /* CONFIG_VIDEO */
  268. /* Environment */
  269. #define CONFIG_BOOTDELAY 5
  270. #define CONFIG_ENV_IS_IN_FLASH 1
  271. #define CONFIG_ENV_ADDR (PHYS_FLASH_1 + 0x60000)
  272. #define CONFIG_ENV_SIZE 0x20000 /* sectors are 128K here */
  273. #define CONFIG_BAUDRATE 115200
  274. #define CONFIG_BOOTCOMMAND "run nfsboot"
  275. #define CONFIG_NFSBOOTCOMMAND \
  276. "dhcp $(copy_addr) uImage_cpux9k2;" \
  277. "run bootargsdefaults;" \
  278. "set bootargs $(bootargs) boot=nfs " \
  279. ";echo $(bootargs)" \
  280. ";bootm"
  281. #define CONFIG_EXTRA_ENV_SETTINGS \
  282. "displaywidth=256\0" \
  283. "displayheight=512\0" \
  284. "displaybsteps=1023\0" \
  285. "ubootaddr=10000000\0" \
  286. "splashimage=10080000\0" \
  287. "kerneladdr=100A0000\0" \
  288. "kernelsize=00400000\0" \
  289. "rootfsaddr=104A0000\0" \
  290. "copy_addr=21200000\0" \
  291. "rootfssize=00B60000\0" \
  292. "bootargsdefaults=set bootargs " \
  293. "console=ttyS0,115200 " \
  294. "video=vcxk_fb:xres:${displaywidth}," \
  295. "yres:${displayheight}," \
  296. "bres:${displaybsteps} " \
  297. "mem=62M " \
  298. "panic=10 " \
  299. "uboot=\\\"${ver}\\\" " \
  300. "\0" \
  301. "update_kernel=protect off $(kerneladdr) +$(kernelsize);" \
  302. "dhcp $(copy_addr) uImage_cpux9k2;" \
  303. "erase $(kerneladdr) +$(kernelsize);" \
  304. "cp.b $(fileaddr) $(kerneladdr) $(filesize);" \
  305. "protect on $(kerneladdr) +$(kernelsize)" \
  306. "\0" \
  307. "update_root=protect off $(rootfsaddr) +$(rootfssize);" \
  308. "dhcp $(copy_addr) rfs;" \
  309. "erase $(rootfsaddr) +$(rootfssize);" \
  310. "cp.b $(fileaddr) $(rootfsaddr) $(filesize);" \
  311. "\0" \
  312. "update_uboot=protect off 10000000 1005FFFF;" \
  313. "dhcp $(copy_addr) u-boot_eb_cpux9k2;" \
  314. "erase 10000000 1005FFFF;" \
  315. "cp.b $(fileaddr) $(ubootaddr) $(filesize);" \
  316. "protect on 10000000 1005FFFF;reset\0" \
  317. "update_splash=protect off $(splashimage) +20000;" \
  318. "dhcp $(copy_addr) splash_eb_cpux9k2.bmp;" \
  319. "erase $(splashimage) +20000;" \
  320. "cp.b $(fileaddr) 10080000 $(filesize);" \
  321. "protect on $(splashimage) +20000;reset\0" \
  322. "emergency=run bootargsdefaults;" \
  323. "set bootargs $(bootargs) root=initramfs boot=emergency " \
  324. ";bootm $(kerneladdr)\0" \
  325. "netemergency=run bootargsdefaults;" \
  326. "dhcp $(copy_addr) uImage_cpux9k2;" \
  327. "set bootargs $(bootargs) root=initramfs boot=emergency " \
  328. ";bootm $(copy_addr)\0" \
  329. "norboot=run bootargsdefaults;" \
  330. "set bootargs $(bootargs) root=initramfs boot=local " \
  331. ";bootm $(kerneladdr)\0" \
  332. "nandboot=run bootargsdefaults;" \
  333. "set bootargs $(bootargs) root=initramfs boot=nand " \
  334. ";bootm $(kerneladdr)\0" \
  335. " "
  336. /*--------------------------------------------------------------------------*/
  337. #endif
  338. /* EOF */