TQM85xx.h 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724
  1. /*
  2. * (C) Copyright 2007
  3. * Thomas Waehner, TQ-System GmbH, thomas.waehner@tqs.de.
  4. *
  5. * (C) Copyright 2005
  6. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  7. *
  8. * Wolfgang Denk <wd@denx.de>
  9. * Copyright 2004 Freescale Semiconductor.
  10. * (C) Copyright 2002,2003 Motorola,Inc.
  11. * Xianghua Xiao <X.Xiao@motorola.com>
  12. *
  13. * See file CREDITS for list of people who contributed to this
  14. * project.
  15. *
  16. * This program is free software; you can redistribute it and/or
  17. * modify it under the terms of the GNU General Public License as
  18. * published by the Free Software Foundation; either version 2 of
  19. * the License, or (at your option) any later version.
  20. *
  21. * This program is distributed in the hope that it will be useful,
  22. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  23. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  24. * GNU General Public License for more details.
  25. *
  26. * You should have received a copy of the GNU General Public License
  27. * along with this program; if not, write to the Free Software
  28. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  29. * MA 02111-1307 USA
  30. */
  31. /*
  32. * TQM85xx (8560/40/55/41/48) board configuration file
  33. */
  34. #ifndef __CONFIG_H
  35. #define __CONFIG_H
  36. /* High Level Configuration Options */
  37. #define CONFIG_BOOKE 1 /* BOOKE */
  38. #define CONFIG_E500 1 /* BOOKE e500 family */
  39. #define CONFIG_MPC85xx 1 /* MPC8540/60/55/41 */
  40. #define CONFIG_PCI
  41. #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
  42. #define CONFIG_PCIX_CHECK /* PCIX olny works at 66 MHz */
  43. #ifdef CONFIG_TQM8548
  44. #define CONFIG_PCI1
  45. #define CONFIG_PCIE1
  46. #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
  47. #endif
  48. #define CONFIG_TSEC_ENET /* tsec ethernet support */
  49. #define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
  50. /*
  51. * Configuration for big NOR Flashes
  52. *
  53. * Define CONFIG_TQM_BIGFLASH for boards with more than 128 MiB NOR Flash.
  54. * Please be aware, that this changes the whole memory map (new CCSRBAR
  55. * address, etc). You have to use an adapted Linux kernel or FDT blob
  56. * if this option is set.
  57. */
  58. #undef CONFIG_TQM_BIGFLASH
  59. /*
  60. * NAND flash support (disabled by default)
  61. *
  62. * Warning: NAND support will likely increase the U-Boot image size
  63. * to more than 256 KB. Please adjust TEXT_BASE if necessary.
  64. */
  65. #undef CONFIG_NAND
  66. /*
  67. * MPC8540 and MPC8548 don't have CPM module
  68. */
  69. #if !defined(CONFIG_MPC8540) && !defined(CONFIG_MPC8548)
  70. #define CONFIG_CPM2 1 /* has CPM2 */
  71. #endif
  72. #define CONFIG_FSL_LAW 1 /* Use common FSL init code */
  73. #undef CONFIG_CAN_DRIVER /* CAN Driver support */
  74. /*
  75. * sysclk for MPC85xx
  76. *
  77. * Two valid values are:
  78. * 33333333
  79. * 66666666
  80. *
  81. * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
  82. * is likely the desired value here, so that is now the default.
  83. * The board, however, can run at 66MHz. In any event, this value
  84. * must match the settings of some switches. Details can be found
  85. * in the README.mpc85xxads.
  86. */
  87. #ifndef CONFIG_SYS_CLK_FREQ
  88. #define CONFIG_SYS_CLK_FREQ 33333333
  89. #endif
  90. /*
  91. * These can be toggled for performance analysis, otherwise use default.
  92. */
  93. #define CONFIG_L2_CACHE /* toggle L2 cache */
  94. #define CONFIG_BTB /* toggle branch predition */
  95. #define CONFIG_ADDR_STREAMING /* toggle addr streaming */
  96. #define CFG_INIT_DBCR DBCR_IDM /* Enable Debug Exceptions */
  97. #undef CFG_DRAM_TEST /* memory test, takes time */
  98. #define CFG_MEMTEST_START 0x00000000
  99. #define CFG_MEMTEST_END 0x10000000
  100. /*
  101. * Base addresses -- Note these are effective addresses where the
  102. * actual resources get mapped (not physical addresses)
  103. */
  104. #define CFG_CCSRBAR_DEFAULT 0xFF700000 /* CCSRBAR Default */
  105. #ifdef CONFIG_TQM_BIGFLASH
  106. #define CFG_CCSRBAR 0xA0000000 /* relocated CCSRBAR */
  107. #else /* !CONFIG_TQM_BIGFLASH */
  108. #define CFG_CCSRBAR 0xE0000000 /* relocated CCSRBAR */
  109. #endif /* CONFIG_TQM_BIGFLASH */
  110. #define CFG_CCSRBAR_PHYS CFG_CCSRBAR /* physical addr of CCSRBAR */
  111. #define CFG_IMMR CFG_CCSRBAR /* PQII uses CFG_IMMR */
  112. #define CFG_PCI1_ADDR (CFG_CCSRBAR + 0x8000)
  113. #define CFG_PCI2_ADDR (CFG_CCSRBAR + 0x9000)
  114. #define CFG_PCIE1_ADDR (CFG_CCSRBAR + 0xa000)
  115. /*
  116. * DDR Setup
  117. */
  118. #define CFG_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory */
  119. #define CFG_SDRAM_BASE CFG_DDR_SDRAM_BASE
  120. #if defined(CONFIG_TQM8540) || defined(CONFIG_TQM8560)
  121. /* TQM8540 & 8560 need DLL-override */
  122. #define CONFIG_DDR_DLL /* DLL fix needed */
  123. #define CONFIG_DDR_DEFAULT_CL 25 /* CAS latency 2,5 */
  124. #endif /* CONFIG_TQM8540 || CONFIG_TQM8560 */
  125. #if defined(CONFIG_TQM8541) || defined(CONFIG_TQM8555) || \
  126. defined(CONFIG_TQM8548)
  127. #define CONFIG_DDR_DEFAULT_CL 30 /* CAS latency 3 */
  128. #endif /* CONFIG_TQM8541 || CONFIG_TQM8555 || CONFIG_TQM8548 */
  129. /*
  130. * Old TQM85xx boards have 'M' type Spansion Flashes from the S29GLxxxM
  131. * series while new boards have 'N' type Flashes from the S29GLxxxN
  132. * series, which have bigger sectors: 2 x 128 instead of 2 x 64 KB.
  133. */
  134. #ifdef CONFIG_TQM8548
  135. #define CONFIG_TQM_FLASH_N_TYPE
  136. #endif /* CONFIG_TQM8548 */
  137. /*
  138. * Flash on the Local Bus
  139. */
  140. #ifdef CONFIG_TQM_BIGFLASH
  141. #define CFG_FLASH0 0xE0000000
  142. #define CFG_FLASH1 0xC0000000
  143. #else /* !CONFIG_TQM_BIGFLASH */
  144. #define CFG_FLASH0 0xFC000000
  145. #define CFG_FLASH1 0xF8000000
  146. #endif /* CONFIG_TQM_BIGFLASH */
  147. #define CFG_FLASH_BANKS_LIST { CFG_FLASH1, CFG_FLASH0 }
  148. #define CFG_LBC_FLASH_BASE CFG_FLASH1 /* Localbus flash start */
  149. #define CFG_FLASH_BASE CFG_LBC_FLASH_BASE /* start of FLASH */
  150. /* Default ORx timings are for <= 41.7 MHz Local Bus Clock.
  151. *
  152. * Note: According to timing specifications external addr latch delay
  153. * (EAD, bit #0) must be set if Local Bus Clock is > 83 MHz.
  154. *
  155. * For other Local Bus Clocks see following table:
  156. *
  157. * Clock/MHz CFG_ORx_PRELIM
  158. * 166 0x.....CA5
  159. * 133 0x.....C85
  160. * 100 0x.....C65
  161. * 83 0x.....FA2
  162. * 66 0x.....C82
  163. * 50 0x.....C60
  164. * 42 0x.....040
  165. * 33 0x.....030
  166. * 25 0x.....020
  167. *
  168. */
  169. #ifdef CONFIG_TQM_BIGFLASH
  170. #define CFG_BR0_PRELIM 0xE0001801 /* port size 32bit */
  171. #define CFG_OR0_PRELIM 0xE0000040 /* 512MB Flash */
  172. #define CFG_BR1_PRELIM 0xC0001801 /* port size 32bit */
  173. #define CFG_OR1_PRELIM 0xE0000040 /* 512MB Flash */
  174. #else /* !CONFIG_TQM_BIGFLASH */
  175. #define CFG_BR0_PRELIM 0xfc001801 /* port size 32bit */
  176. #define CFG_OR0_PRELIM 0xfc000040 /* 64MB Flash */
  177. #define CFG_BR1_PRELIM 0xf8001801 /* port size 32bit */
  178. #define CFG_OR1_PRELIM 0xfc000040 /* 64MB Flash */
  179. #endif /* CONFIG_TQM_BIGFLASH */
  180. #define CFG_FLASH_CFI /* flash is CFI compat. */
  181. #define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
  182. #define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector */
  183. #define CFG_FLASH_QUIET_TEST 1 /* don't warn upon unknown flash*/
  184. #define CFG_FLASH_USE_BUFFER_WRITE 1 /* speed up output to Flash */
  185. #define CFG_MAX_FLASH_BANKS 2 /* number of banks */
  186. #define CFG_MAX_FLASH_SECT 512 /* sectors per device */
  187. #undef CFG_FLASH_CHECKSUM
  188. #define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  189. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  190. #define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
  191. /*
  192. * Note: when changing the Local Bus clock divider you have to
  193. * change the timing values in CFG_ORx_PRELIM.
  194. *
  195. * LCRR[00:03] CLKDIV: System (CCB) clock divider. Valid values are 2, 4, 8.
  196. * LCRR[16:17] EADC : External address delay cycles. It should be set to 2
  197. * for Local Bus Clock > 83.3 MHz.
  198. */
  199. #define CFG_LBC_LCRR 0x00030008 /* LB clock ratio reg */
  200. #define CFG_LBC_LBCR 0x00000000 /* LB config reg */
  201. #define CFG_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
  202. #define CFG_LBC_MRTPR 0x20000000 /* LB refresh timer presc.*/
  203. #define CONFIG_L1_INIT_RAM
  204. #define CFG_INIT_RAM_LOCK 1
  205. #define CFG_INIT_RAM_ADDR (CFG_CCSRBAR \
  206. + 0x04010000) /* Initial RAM address */
  207. #define CFG_INIT_RAM_END 0x4000 /* End used area in RAM */
  208. #define CFG_GBL_DATA_SIZE 128 /* num bytes initial data */
  209. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  210. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  211. #define CFG_MONITOR_LEN (~TEXT_BASE + 1)/* Reserved for Monitor */
  212. #define CFG_MALLOC_LEN (384 * 1024) /* Reserved for malloc */
  213. /* Serial Port */
  214. #if defined(CONFIG_TQM8560)
  215. #define CONFIG_CONS_ON_SCC /* define if console on SCC */
  216. #undef CONFIG_CONS_NONE /* define if console on something else */
  217. #define CONFIG_CONS_INDEX 1 /* which serial channel for console */
  218. #else /* !CONFIG_TQM8560 */
  219. #define CONFIG_CONS_INDEX 1
  220. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  221. #define CFG_NS16550
  222. #define CFG_NS16550_SERIAL
  223. #define CFG_NS16550_REG_SIZE 1
  224. #define CFG_NS16550_CLK get_bus_freq(0)
  225. #define CFG_NS16550_COM1 (CFG_CCSRBAR+0x4500)
  226. #define CFG_NS16550_COM2 (CFG_CCSRBAR+0x4600)
  227. /* PS/2 Keyboard */
  228. #define CONFIG_PS2KBD /* AT-PS/2 Keyboard */
  229. #define CONFIG_PS2MULT /* .. on PS/2 Multiplexer */
  230. #define CONFIG_PS2SERIAL 2 /* .. on DUART2 */
  231. #define CONFIG_PS2MULT_DELAY (CFG_HZ/2) /* Initial delay */
  232. #define CONFIG_BOARD_EARLY_INIT_R 1
  233. #endif /* CONFIG_TQM8560 */
  234. #define CONFIG_BAUDRATE 115200
  235. #define CFG_BAUDRATE_TABLE \
  236. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
  237. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  238. #define CFG_HUSH_PARSER 1 /* Use the HUSH parser */
  239. #ifdef CFG_HUSH_PARSER
  240. #define CFG_PROMPT_HUSH_PS2 "> "
  241. #endif
  242. /* pass open firmware flat tree */
  243. #define CONFIG_OF_LIBFDT 1
  244. #define CONFIG_OF_BOARD_SETUP 1
  245. #define CONFIG_OF_STDOUT_VIA_ALIAS 1
  246. /* CAN */
  247. #define CFG_CAN_BASE (CFG_CCSRBAR \
  248. + 0x03000000) /* CAN base address */
  249. #ifdef CONFIG_CAN_DRIVER
  250. #define CFG_CAN_OR_AM 0xFFFF8000 /* 32 KiB address mask */
  251. #define CFG_OR2_CAN (CFG_CAN_OR_AM | OR_UPM_BI)
  252. #define CFG_BR2_CAN ((CFG_CAN_BASE & BR_BA) | \
  253. BR_PS_8 | BR_MS_UPMC | BR_V)
  254. #endif /* CONFIG_CAN_DRIVER */
  255. /*
  256. * I2C
  257. */
  258. #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
  259. #define CONFIG_HARD_I2C /* I2C with hardware support */
  260. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  261. #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
  262. #define CFG_I2C_SLAVE 0x7F
  263. #define CFG_I2C_NOPROBES {0x48} /* Don't probe these addrs */
  264. #define CFG_I2C_OFFSET 0x3000
  265. /* I2C RTC */
  266. #define CONFIG_RTC_DS1337 /* Use ds1337 rtc via i2c */
  267. #define CFG_I2C_RTC_ADDR 0x68 /* at address 0x68 */
  268. /* I2C EEPROM */
  269. /*
  270. * EEPROM configuration for onboard EEPROM M24C32 (M24C64 should work also).
  271. */
  272. #define CFG_I2C_EEPROM_ADDR 0x50 /* 1010000x */
  273. #define CFG_I2C_EEPROM_ADDR_LEN 2
  274. #define CFG_EEPROM_PAGE_WRITE_BITS 5 /* =32 Bytes per write */
  275. #define CFG_EEPROM_PAGE_WRITE_ENABLE
  276. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 20
  277. #define CFG_I2C_MULTI_EEPROMS 1 /* more than one eeprom */
  278. /* I2C SYSMON (LM75) */
  279. #define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */
  280. #define CONFIG_DTT_SENSORS {0} /* Sensor addresses */
  281. #define CFG_DTT_MAX_TEMP 70
  282. #define CFG_DTT_LOW_TEMP -30
  283. #define CFG_DTT_HYSTERESIS 3
  284. #ifndef CONFIG_PCIE1
  285. /* RapidIO MMU */
  286. #ifdef CONFIG_TQM_BIGFLASH
  287. #define CFG_RIO_MEM_BASE 0xb0000000 /* base address */
  288. #define CFG_RIO_MEM_SIZE 0x10000000 /* 256M */
  289. #else /* !CONFIG_TQM_BIGFLASH */
  290. #define CFG_RIO_MEM_BASE 0xc0000000 /* base address */
  291. #define CFG_RIO_MEM_SIZE 0x20000000 /* 512M */
  292. #endif /* CONFIG_TQM_BIGFLASH */
  293. #define CFG_RIO_MEM_PHYS CFG_RIO_MEM_BASE
  294. #endif /* CONFIG_PCIE1 */
  295. /* NAND FLASH */
  296. #ifdef CONFIG_NAND
  297. #undef CONFIG_NAND_LEGACY
  298. #define CONFIG_NAND_FSL_UPM 1
  299. #define CONFIG_MTD_NAND_ECC_JFFS2 1 /* use JFFS2 ECC */
  300. /* address distance between chip selects */
  301. #define CFG_NAND_SELECT_DEVICE 1
  302. #define CFG_NAND_CS_DIST 0x200
  303. #define CFG_NAND_SIZE 0x8000
  304. #define CFG_NAND0_BASE (CFG_CCSRBAR + 0x03010000)
  305. #define CFG_NAND1_BASE (CFG_NAND0_BASE + CFG_NAND_CS_DIST)
  306. #define CFG_NAND2_BASE (CFG_NAND1_BASE + CFG_NAND_CS_DIST)
  307. #define CFG_NAND3_BASE (CFG_NAND2_BASE + CFG_NAND_CS_DIST)
  308. #define CFG_MAX_NAND_DEVICE 2 /* Max number of NAND devices */
  309. #define NAND_MAX_CHIPS 1
  310. #if (CFG_MAX_NAND_DEVICE == 1)
  311. #define CFG_NAND_BASE_LIST { CFG_NAND0_BASE }
  312. #elif (CFG_MAX_NAND_DEVICE == 2)
  313. #define CFG_NAND_QUIET_TEST 1
  314. #define CFG_NAND_BASE_LIST { CFG_NAND0_BASE, \
  315. CFG_NAND1_BASE, \
  316. }
  317. #elif (CFG_MAX_NAND_DEVICE == 4)
  318. #define CFG_NAND_QUIET_TEST 1
  319. #define CFG_NAND_BASE_LIST { CFG_NAND0_BASE, \
  320. CFG_NAND1_BASE, \
  321. CFG_NAND2_BASE, \
  322. CFG_NAND3_BASE, \
  323. }
  324. #endif
  325. /* CS3 for NAND Flash */
  326. #define CFG_BR3_PRELIM ((CFG_NAND0_BASE & BR_BA) | BR_PS_8 | \
  327. BR_MS_UPMB | BR_V)
  328. #define CFG_OR3_PRELIM (P2SZ_TO_AM(CFG_NAND_SIZE) | OR_UPM_BI)
  329. #define NAND_BIG_DELAY_US 25 /* max tR for Samsung devices */
  330. #endif /* CONFIG_NAND */
  331. /*
  332. * General PCI
  333. * Addresses are mapped 1-1.
  334. */
  335. #define CFG_PCI1_MEM_BASE 0x80000000
  336. #define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE
  337. #define CFG_PCI1_MEM_SIZE 0x20000000 /* 512M */
  338. #define CFG_PCI1_IO_BASE (CFG_CCSRBAR + 0x02000000)
  339. #define CFG_PCI1_IO_PHYS CFG_PCI1_IO_BASE
  340. #define CFG_PCI1_IO_SIZE 0x1000000 /* 16M */
  341. /* PCI view of System Memory */
  342. #define CFG_PCI_MEMORY_BUS 0x00000000
  343. #define CFG_PCI_MEMORY_PHYS 0x00000000
  344. #define CFG_PCI_MEMORY_SIZE 0x80000000
  345. #ifdef CONFIG_PCIE1
  346. /*
  347. * General PCI express
  348. * Addresses are mapped 1-1.
  349. */
  350. #ifdef CONFIG_TQM_BIGFLASH
  351. #define CFG_PCIE1_MEM_BASE 0xb0000000
  352. #define CFG_PCIE1_MEM_SIZE 0x10000000 /* 512M */
  353. #define CFG_PCIE1_IO_BASE 0xaf000000
  354. #else /* !CONFIG_TQM_BIGFLASH */
  355. #define CFG_PCIE1_MEM_BASE 0xc0000000
  356. #define CFG_PCIE1_MEM_SIZE 0x20000000 /* 512M */
  357. #define CFG_PCIE1_IO_BASE 0xef000000
  358. #endif /* CONFIG_TQM_BIGFLASH */
  359. #define CFG_PCIE1_MEM_PHYS CFG_PCIE1_MEM_BASE
  360. #define CFG_PCIE1_IO_PHYS CFG_PCIE1_IO_BASE
  361. #define CFG_PCIE1_IO_SIZE 0x1000000 /* 16M */
  362. #endif /* CONFIG_PCIE1 */
  363. #if defined(CONFIG_PCI)
  364. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  365. #define CONFIG_EEPRO100
  366. #undef CONFIG_TULIP
  367. #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  368. #define CFG_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
  369. #endif /* CONFIG_PCI */
  370. #define CONFIG_NET_MULTI 1
  371. #define CONFIG_MII 1 /* MII PHY management */
  372. #define CONFIG_TSEC1 1
  373. #define CONFIG_TSEC1_NAME "TSEC0"
  374. #define CONFIG_TSEC2 1
  375. #define CONFIG_TSEC2_NAME "TSEC1"
  376. #define TSEC1_PHY_ADDR 2
  377. #define TSEC2_PHY_ADDR 1
  378. #define TSEC1_PHYIDX 0
  379. #define TSEC2_PHYIDX 0
  380. #define TSEC1_FLAGS TSEC_GIGABIT
  381. #define TSEC2_FLAGS TSEC_GIGABIT
  382. #define FEC_PHY_ADDR 3
  383. #define FEC_PHYIDX 0
  384. #define FEC_FLAGS 0
  385. #define CONFIG_HAS_ETH0
  386. #define CONFIG_HAS_ETH1
  387. #define CONFIG_HAS_ETH2
  388. #ifdef CONFIG_TQM8548
  389. /*
  390. * TQM8548 has 4 ethernet ports. 4 ETSEC's.
  391. *
  392. * On the STK85xx Starterkit the ETSEC3/4 ports are on an
  393. * additional adapter (AIO) between module and Starterkit.
  394. */
  395. #define CONFIG_TSEC3 1
  396. #define CONFIG_TSEC3_NAME "TSEC2"
  397. #define CONFIG_TSEC4 1
  398. #define CONFIG_TSEC4_NAME "TSEC3"
  399. #define TSEC3_PHY_ADDR 4
  400. #define TSEC4_PHY_ADDR 5
  401. #define TSEC3_PHYIDX 0
  402. #define TSEC4_PHYIDX 0
  403. #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  404. #define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  405. #define CONFIG_HAS_ETH3
  406. #define CONFIG_HAS_ETH4
  407. #endif /* CONFIG_TQM8548 */
  408. /* Options are TSEC[0-1], FEC */
  409. #define CONFIG_ETHPRIME "TSEC0"
  410. #if defined(CONFIG_TQM8540)
  411. /*
  412. * TQM8540 has 3 ethernet ports. 2 TSEC's and one FEC.
  413. * The FEC port is connected on the same signals as the FCC3 port
  414. * of the TQM8560 to the baseboard (STK85xx Starterkit).
  415. *
  416. * On the STK85xx Starterkit the X47/X50 jumper has to be set to
  417. * a - d (X50.2 - 3) to enable the FEC port.
  418. */
  419. #define CONFIG_MPC85XX_FEC 1
  420. #define CONFIG_MPC85XX_FEC_NAME "FEC"
  421. #endif
  422. #if defined(CONFIG_TQM8541) || defined(CONFIG_TQM8555)
  423. /*
  424. * TQM8541/55 have 4 ethernet ports. 2 TSEC's and 2 FCC's. Only one FCC port
  425. * can be used at once, since only one FCC port is available on the STK85xx
  426. * Starterkit.
  427. *
  428. * To use this port you have to configure U-Boot to use the FCC port 1...2
  429. * and set the X47/X50 jumper to:
  430. * FCC1: a - b (X47.2 - X50.2)
  431. * FCC2: a - c (X50.2 - 1)
  432. */
  433. #define CONFIG_ETHER_ON_FCC
  434. #define CONFIG_ETHER_INDEX 1 /* FCC channel for ethernet */
  435. #endif
  436. #if defined(CONFIG_TQM8560)
  437. /*
  438. * TQM8560 has 5 ethernet ports. 2 TSEC's and 3 FCC's. Only one FCC port
  439. * can be used at once, since only one FCC port is available on the STK85xx
  440. * Starterkit.
  441. *
  442. * To use this port you have to configure U-Boot to use the FCC port 1...3
  443. * and set the X47/X50 jumper to:
  444. * FCC1: a - b (X47.2 - X50.2)
  445. * FCC2: a - c (X50.2 - 1)
  446. * FCC3: a - d (X50.2 - 3)
  447. */
  448. #define CONFIG_ETHER_ON_FCC
  449. #define CONFIG_ETHER_INDEX 3 /* FCC channel for ethernet */
  450. #endif
  451. #if defined(CONFIG_ETHER_ON_FCC) && (CONFIG_ETHER_INDEX == 1)
  452. #define CONFIG_ETHER_ON_FCC1
  453. #define CFG_CMXFCR_MASK1 (CMXFCR_FC1 | CMXFCR_RF1CS_MSK | \
  454. CMXFCR_TF1CS_MSK)
  455. #define CFG_CMXFCR_VALUE1 (CMXFCR_RF1CS_CLK11 | CMXFCR_TF1CS_CLK12)
  456. #define CFG_CPMFCR_RAMTYPE 0
  457. #define CFG_FCC_PSMR (FCC_PSMR_FDE | FCC_PSMR_LPB)
  458. #endif
  459. #if defined(CONFIG_ETHER_ON_FCC) && (CONFIG_ETHER_INDEX == 2)
  460. #define CONFIG_ETHER_ON_FCC2
  461. #define CFG_CMXFCR_MASK2 (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | \
  462. CMXFCR_TF2CS_MSK)
  463. #define CFG_CMXFCR_VALUE2 (CMXFCR_RF2CS_CLK16 | CMXFCR_TF2CS_CLK13)
  464. #define CFG_CPMFCR_RAMTYPE 0
  465. #define CFG_FCC_PSMR (FCC_PSMR_FDE | FCC_PSMR_LPB)
  466. #endif
  467. #if defined(CONFIG_ETHER_ON_FCC) && (CONFIG_ETHER_INDEX == 3)
  468. #define CONFIG_ETHER_ON_FCC3
  469. #define CFG_CMXFCR_MASK3 (CMXFCR_FC3 | CMXFCR_RF3CS_MSK | \
  470. CMXFCR_TF3CS_MSK)
  471. #define CFG_CMXFCR_VALUE3 (CMXFCR_RF3CS_CLK15 | CMXFCR_TF3CS_CLK14)
  472. #define CFG_CPMFCR_RAMTYPE 0
  473. #define CFG_FCC_PSMR (FCC_PSMR_FDE | FCC_PSMR_LPB)
  474. #endif
  475. /*
  476. * Environment
  477. */
  478. #define CFG_ENV_IS_IN_FLASH 1
  479. #ifdef CONFIG_TQM_FLASH_N_TYPE
  480. #define CFG_ENV_SECT_SIZE 0x40000 /* 256K (one sector) for env */
  481. #else /* !CONFIG_TQM_FLASH_N_TYPE */
  482. #define CFG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) for env */
  483. #endif /* CONFIG_TQM_FLASH_N_TYPE */
  484. #define CFG_ENV_ADDR (CFG_MONITOR_BASE - CFG_ENV_SECT_SIZE)
  485. #define CFG_ENV_SIZE 0x2000
  486. #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR - CFG_ENV_SECT_SIZE)
  487. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  488. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  489. #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  490. #define CONFIG_TIMESTAMP /* Print image info with ts */
  491. /*
  492. * BOOTP options
  493. */
  494. #define CONFIG_BOOTP_BOOTFILESIZE
  495. #define CONFIG_BOOTP_BOOTPATH
  496. #define CONFIG_BOOTP_GATEWAY
  497. #define CONFIG_BOOTP_HOSTNAME
  498. #ifdef CONFIG_NAND
  499. /*
  500. * Use NAND-FLash as JFFS2 device
  501. */
  502. #define CONFIG_CMD_NAND
  503. #define CONFIG_CMD_JFFS2
  504. #define CONFIG_JFFS2_NAND 1
  505. #ifdef CONFIG_JFFS2_CMDLINE
  506. #define MTDIDS_DEFAULT "nand0=TQM85xx-nand"
  507. #define MTDPARTS_DEFAULT "mtdparts=TQM85xx-nand:-"
  508. #else
  509. #define CONFIG_JFFS2_DEV "nand0" /* NAND device jffs2 lives on */
  510. #define CONFIG_JFFS2_PART_OFFSET 0 /* start of jffs2 partition */
  511. #define CONFIG_JFFS2_PART_SIZE 0x200000 /* size of jffs2 partition */
  512. #endif /* CONFIG_JFFS2_CMDLINE */
  513. #endif /* CONFIG_NAND */
  514. /*
  515. * Command line configuration.
  516. */
  517. #include <config_cmd_default.h>
  518. #define CONFIG_CMD_PING
  519. #define CONFIG_CMD_I2C
  520. #define CONFIG_CMD_DHCP
  521. #define CONFIG_CMD_NFS
  522. #define CONFIG_CMD_SNTP
  523. #define CONFIG_CMD_DATE
  524. #define CONFIG_CMD_EEPROM
  525. #define CONFIG_CMD_DTT
  526. #define CONFIG_CMD_MII
  527. #if defined(CONFIG_PCI)
  528. #define CONFIG_CMD_PCI
  529. #endif
  530. #undef CONFIG_WATCHDOG /* watchdog disabled */
  531. /*
  532. * Miscellaneous configurable options
  533. */
  534. #define CFG_LONGHELP /* undef to save memory */
  535. #define CFG_LOAD_ADDR 0x2000000 /* default load address */
  536. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  537. #if defined(CONFIG_CMD_KGDB)
  538. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  539. #else
  540. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  541. #endif
  542. #define CFG_PBSIZE (CFG_CBSIZE + \
  543. sizeof(CFG_PROMPT) + 16) /* Print Buf Size */
  544. #define CFG_MAXARGS 16 /* max number of command args */
  545. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  546. #define CFG_HZ 1000 /* decrementer freq: 1ms ticks */
  547. /*
  548. * For booting Linux, the board info and command line data
  549. * have to be in the first 8 MB of memory, since this is
  550. * the maximum mapped by the Linux kernel during initialization.
  551. */
  552. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  553. /*
  554. * Internal Definitions
  555. *
  556. * Boot Flags
  557. */
  558. #define BOOTFLAG_COLD 0x01 /* Power-On: Boot from FLASH */
  559. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  560. #if defined(CONFIG_CMD_KGDB)
  561. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port*/
  562. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  563. #endif
  564. #define CONFIG_LOADADDR 200000 /* default addr for tftp & bootm*/
  565. #define CONFIG_BOOTDELAY 5 /* -1 disables auto-boot */
  566. #define CONFIG_PREBOOT "echo;" \
  567. "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
  568. "echo"
  569. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  570. /*
  571. * Setup some board specific values for the default environment variables
  572. */
  573. #ifdef CONFIG_CPM2
  574. #define CFG_ENV_CONSDEV "consdev=ttyCPM0\0"
  575. #else
  576. #define CFG_ENV_CONSDEV "consdev=ttyS0\0"
  577. #endif
  578. #define CFG_ENV_FDT_FILE "fdt_file="MK_STR(CONFIG_HOSTNAME)"/" \
  579. MK_STR(CONFIG_HOSTNAME)".dtb\0"
  580. #define CFG_ENV_BOOTFILE "bootfile="MK_STR(CONFIG_HOSTNAME)"/uImage\0"
  581. #define CFG_ENV_UBOOT "uboot="MK_STR(CONFIG_HOSTNAME)"/u-boot.bin\0" \
  582. "uboot_addr="MK_STR(TEXT_BASE)"\0"
  583. #define CONFIG_EXTRA_ENV_SETTINGS \
  584. CFG_ENV_BOOTFILE \
  585. CFG_ENV_FDT_FILE \
  586. CFG_ENV_CONSDEV \
  587. "netdev=eth0\0" \
  588. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  589. "nfsroot=$serverip:$rootpath\0" \
  590. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  591. "addip=setenv bootargs $bootargs " \
  592. "ip=$ipaddr:$serverip:$gatewayip:$netmask" \
  593. ":$hostname:$netdev:off panic=1\0" \
  594. "addcons=setenv bootargs $bootargs " \
  595. "console=$consdev,$baudrate\0" \
  596. "flash_nfs=run nfsargs addip addcons;" \
  597. "bootm $kernel_addr - $fdt_addr\0" \
  598. "flash_self=run ramargs addip addcons;" \
  599. "bootm $kernel_addr $ramdisk_addr $fdt_addr\0" \
  600. "net_nfs=tftp $kernel_addr_r $bootfile;" \
  601. "tftp $fdt_addr_r $fdt_file;" \
  602. "run nfsargs addip addcons;" \
  603. "bootm $kernel_addr_r - $fdt_addr_r\0" \
  604. "rootpath=/opt/eldk/ppc_85xx\0" \
  605. "fdt_addr_r=900000\0" \
  606. "kernel_addr_r=1000000\0" \
  607. "fdt_addr=ffec0000\0" \
  608. "kernel_addr=ffd00000\0" \
  609. "ramdisk_addr=ff800000\0" \
  610. CFG_ENV_UBOOT \
  611. "load=tftp 100000 $uboot\0" \
  612. "update=protect off $uboot_addr +$filesize;" \
  613. "erase $uboot_addr +$filesize;" \
  614. "cp.b 100000 $uboot_addr $filesize;" \
  615. "setenv filesize;saveenv\0" \
  616. "upd=run load update\0" \
  617. ""
  618. #define CONFIG_BOOTCOMMAND "run flash_self"
  619. #endif /* __CONFIG_H */