netta.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600
  1. /*
  2. * (C) Copyright 2000-2004
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * Pantelis Antoniou, Intracom S.A., panto@intracom.gr
  25. * U-Boot port on NetTA4 board
  26. */
  27. #include <common.h>
  28. #include <miiphy.h>
  29. #include "mpc8xx.h"
  30. #ifdef CONFIG_HW_WATCHDOG
  31. #include <watchdog.h>
  32. #endif
  33. int fec8xx_miiphy_read(char *devname, unsigned char addr,
  34. unsigned char reg, unsigned short *value);
  35. int fec8xx_miiphy_write(char *devname, unsigned char addr,
  36. unsigned char reg, unsigned short value);
  37. /****************************************************************/
  38. /* some sane bit macros */
  39. #define _BD(_b) (1U << (31-(_b)))
  40. #define _BDR(_l, _h) (((((1U << (31-(_l))) - 1) << 1) | 1) & ~((1U << (31-(_h))) - 1))
  41. #define _BW(_b) (1U << (15-(_b)))
  42. #define _BWR(_l, _h) (((((1U << (15-(_l))) - 1) << 1) | 1) & ~((1U << (15-(_h))) - 1))
  43. #define _BB(_b) (1U << (7-(_b)))
  44. #define _BBR(_l, _h) (((((1U << (7-(_l))) - 1) << 1) | 1) & ~((1U << (7-(_h))) - 1))
  45. #define _B(_b) _BD(_b)
  46. #define _BR(_l, _h) _BDR(_l, _h)
  47. /****************************************************************/
  48. /*
  49. * Check Board Identity:
  50. *
  51. * Return 1 always.
  52. */
  53. int checkboard(void)
  54. {
  55. printf ("Intracom NETTA"
  56. #if defined(CONFIG_NETTA_ISDN)
  57. " with ISDN support"
  58. #endif
  59. #if defined(CONFIG_NETTA_6412)
  60. " (DSP:TI6412)"
  61. #else
  62. " (DSP:TI6711)"
  63. #endif
  64. "\n"
  65. );
  66. return (0);
  67. }
  68. /****************************************************************/
  69. #define _NOT_USED_ 0xFFFFFFFF
  70. /****************************************************************/
  71. #define CS_0000 0x00000000
  72. #define CS_0001 0x10000000
  73. #define CS_0010 0x20000000
  74. #define CS_0011 0x30000000
  75. #define CS_0100 0x40000000
  76. #define CS_0101 0x50000000
  77. #define CS_0110 0x60000000
  78. #define CS_0111 0x70000000
  79. #define CS_1000 0x80000000
  80. #define CS_1001 0x90000000
  81. #define CS_1010 0xA0000000
  82. #define CS_1011 0xB0000000
  83. #define CS_1100 0xC0000000
  84. #define CS_1101 0xD0000000
  85. #define CS_1110 0xE0000000
  86. #define CS_1111 0xF0000000
  87. #define BS_0000 0x00000000
  88. #define BS_0001 0x01000000
  89. #define BS_0010 0x02000000
  90. #define BS_0011 0x03000000
  91. #define BS_0100 0x04000000
  92. #define BS_0101 0x05000000
  93. #define BS_0110 0x06000000
  94. #define BS_0111 0x07000000
  95. #define BS_1000 0x08000000
  96. #define BS_1001 0x09000000
  97. #define BS_1010 0x0A000000
  98. #define BS_1011 0x0B000000
  99. #define BS_1100 0x0C000000
  100. #define BS_1101 0x0D000000
  101. #define BS_1110 0x0E000000
  102. #define BS_1111 0x0F000000
  103. #define A10_AAAA 0x00000000
  104. #define A10_AAA0 0x00200000
  105. #define A10_AAA1 0x00300000
  106. #define A10_000A 0x00800000
  107. #define A10_0000 0x00A00000
  108. #define A10_0001 0x00B00000
  109. #define A10_111A 0x00C00000
  110. #define A10_1110 0x00E00000
  111. #define A10_1111 0x00F00000
  112. #define RAS_0000 0x00000000
  113. #define RAS_0001 0x00040000
  114. #define RAS_1110 0x00080000
  115. #define RAS_1111 0x000C0000
  116. #define CAS_0000 0x00000000
  117. #define CAS_0001 0x00010000
  118. #define CAS_1110 0x00020000
  119. #define CAS_1111 0x00030000
  120. #define WE_0000 0x00000000
  121. #define WE_0001 0x00004000
  122. #define WE_1110 0x00008000
  123. #define WE_1111 0x0000C000
  124. #define GPL4_0000 0x00000000
  125. #define GPL4_0001 0x00001000
  126. #define GPL4_1110 0x00002000
  127. #define GPL4_1111 0x00003000
  128. #define GPL5_0000 0x00000000
  129. #define GPL5_0001 0x00000400
  130. #define GPL5_1110 0x00000800
  131. #define GPL5_1111 0x00000C00
  132. #define LOOP 0x00000080
  133. #define EXEN 0x00000040
  134. #define AMX_COL 0x00000000
  135. #define AMX_ROW 0x00000020
  136. #define AMX_MAR 0x00000030
  137. #define NA 0x00000008
  138. #define UTA 0x00000004
  139. #define TODT 0x00000002
  140. #define LAST 0x00000001
  141. /* #define CAS_LATENCY 3 */
  142. #define CAS_LATENCY 2
  143. const uint sdram_table[0x40] = {
  144. #if CAS_LATENCY == 3
  145. /* RSS */
  146. CS_0001 | BS_1111 | A10_AAAA | RAS_0001 | CAS_1111 | WE_1111 | AMX_COL | UTA, /* ACT */
  147. CS_1111 | BS_1111 | A10_0000 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL | UTA, /* NOP */
  148. CS_0000 | BS_1111 | A10_0001 | RAS_1111 | CAS_0001 | WE_1111 | AMX_COL | UTA, /* READ */
  149. CS_0001 | BS_0001 | A10_1111 | RAS_0001 | CAS_1111 | WE_0001 | AMX_COL | UTA, /* PALL */
  150. CS_1111 | BS_1111 | A10_1111 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL, /* NOP */
  151. CS_1111 | BS_1111 | A10_1111 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL | UTA | TODT | LAST, /* NOP */
  152. _NOT_USED_, _NOT_USED_,
  153. /* RBS */
  154. CS_0001 | BS_1111 | A10_AAAA | RAS_0001 | CAS_1111 | WE_1111 | AMX_COL | UTA, /* ACT */
  155. CS_1111 | BS_1111 | A10_0000 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL | UTA, /* NOP */
  156. CS_0001 | BS_1111 | A10_0001 | RAS_1111 | CAS_0001 | WE_1111 | AMX_COL | UTA, /* READ */
  157. CS_1111 | BS_0000 | A10_1111 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL | UTA, /* NOP */
  158. CS_1111 | BS_0000 | A10_1111 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL, /* NOP */
  159. CS_1111 | BS_0000 | A10_1111 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL, /* NOP */
  160. CS_0001 | BS_0001 | A10_1111 | RAS_0001 | CAS_1111 | WE_0001 | AMX_COL, /* PALL */
  161. CS_1111 | BS_1111 | A10_1111 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL | TODT | LAST, /* NOP */
  162. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  163. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  164. /* WSS */
  165. CS_0001 | BS_1111 | A10_AAAA | RAS_0001 | CAS_1111 | WE_1111 | AMX_COL | UTA, /* ACT */
  166. CS_1111 | BS_1111 | A10_0000 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL, /* NOP */
  167. CS_0000 | BS_0001 | A10_0000 | RAS_1111 | CAS_0001 | WE_0000 | AMX_COL | UTA, /* WRITE */
  168. CS_0001 | BS_1111 | A10_1111 | RAS_0001 | CAS_1111 | WE_0001 | AMX_COL | UTA, /* PALL */
  169. CS_1111 | BS_1111 | A10_1111 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL | UTA | TODT | LAST, /* NOP */
  170. _NOT_USED_, _NOT_USED_, _NOT_USED_,
  171. /* WBS */
  172. CS_0001 | BS_1111 | A10_AAAA | RAS_0001 | CAS_1111 | WE_1111 | AMX_COL | UTA, /* ACT */
  173. CS_1111 | BS_1111 | A10_0000 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL, /* NOP */
  174. CS_0001 | BS_0000 | A10_0000 | RAS_1111 | CAS_0001 | WE_0000 | AMX_COL, /* WRITE */
  175. CS_1111 | BS_0000 | A10_1111 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL, /* NOP */
  176. CS_1111 | BS_0000 | A10_1111 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL, /* NOP */
  177. CS_1111 | BS_0001 | A10_1111 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL | UTA, /* NOP */
  178. CS_1111 | BS_1111 | A10_1111 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL | UTA, /* NOP */
  179. CS_0001 | BS_1111 | A10_1111 | RAS_0001 | CAS_1111 | WE_0001 | AMX_COL | UTA, /* PALL */
  180. CS_1111 | BS_1111 | A10_1111 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL | UTA | TODT | LAST, /* NOP */
  181. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  182. _NOT_USED_, _NOT_USED_, _NOT_USED_,
  183. #endif
  184. #if CAS_LATENCY == 2
  185. /* RSS */
  186. CS_0001 | BS_1111 | A10_AAAA | RAS_0001 | CAS_1111 | WE_1111 | AMX_COL | UTA, /* ACT */
  187. CS_1110 | BS_1110 | A10_0000 | RAS_1111 | CAS_1110 | WE_1111 | AMX_COL | UTA, /* NOP */
  188. CS_0001 | BS_0001 | A10_0000 | RAS_1111 | CAS_0001 | WE_1111 | AMX_COL | UTA, /* READ */
  189. CS_1110 | BS_1111 | A10_0001 | RAS_1110 | CAS_1111 | WE_1110 | AMX_COL, /* NOP */
  190. CS_0001 | BS_1111 | A10_1111 | RAS_0001 | CAS_1111 | WE_0001 | AMX_COL | UTA | TODT | LAST, /* PALL */
  191. _NOT_USED_,
  192. _NOT_USED_, _NOT_USED_,
  193. /* RBS */
  194. CS_0001 | BS_1111 | A10_AAAA | RAS_0001 | CAS_1111 | WE_1111 | AMX_COL | UTA, /* ACT */
  195. CS_1110 | BS_1110 | A10_0000 | RAS_1111 | CAS_1110 | WE_1111 | AMX_COL | UTA, /* NOP */
  196. CS_0001 | BS_0000 | A10_0000 | RAS_1111 | CAS_0001 | WE_1111 | AMX_COL | UTA, /* READ */
  197. CS_1111 | BS_0000 | A10_0000 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL, /* NOP */
  198. CS_1111 | BS_0000 | A10_0000 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL, /* NOP */
  199. CS_1111 | BS_0001 | A10_0000 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL, /* NOP */
  200. CS_1110 | BS_1111 | A10_0001 | RAS_1110 | CAS_1111 | WE_1110 | AMX_COL, /* NOP */
  201. CS_0001 | BS_1111 | A10_1111 | RAS_0001 | CAS_1111 | WE_0001 | AMX_COL | UTA | TODT | LAST, /* PALL */
  202. _NOT_USED_,
  203. _NOT_USED_, _NOT_USED_, _NOT_USED_,
  204. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  205. /* WSS */
  206. CS_0001 | BS_1111 | A10_AAA0 | RAS_0001 | CAS_1111 | WE_1111 | AMX_COL | UTA, /* ACT */
  207. CS_1110 | BS_1110 | A10_0000 | RAS_1111 | CAS_1110 | WE_1110 | AMX_COL, /* NOP */
  208. CS_0000 | BS_0001 | A10_0001 | RAS_1110 | CAS_0001 | WE_0000 | AMX_COL | UTA, /* WRITE */
  209. CS_0001 | BS_1111 | A10_1111 | RAS_0001 | CAS_1111 | WE_0001 | AMX_COL | UTA | TODT | LAST, /* PALL */
  210. _NOT_USED_,
  211. _NOT_USED_, _NOT_USED_,
  212. _NOT_USED_,
  213. /* WBS */
  214. CS_0001 | BS_1111 | A10_AAAA | RAS_0001 | CAS_1111 | WE_1111 | AMX_COL | UTA, /* ACT */
  215. CS_1110 | BS_1110 | A10_0000 | RAS_1111 | CAS_1110 | WE_1110 | AMX_COL, /* NOP */
  216. CS_0001 | BS_0000 | A10_0000 | RAS_1111 | CAS_0001 | WE_0001 | AMX_COL, /* WRITE */
  217. CS_1111 | BS_0000 | A10_0000 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL, /* NOP */
  218. CS_1111 | BS_0000 | A10_0000 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL, /* NOP */
  219. CS_1110 | BS_0001 | A10_0001 | RAS_1110 | CAS_1111 | WE_1110 | AMX_COL | UTA, /* NOP */
  220. CS_0001 | BS_1111 | A10_1111 | RAS_0001 | CAS_1111 | WE_0001 | AMX_COL | UTA | TODT | LAST, /* PALL */
  221. _NOT_USED_,
  222. _NOT_USED_, _NOT_USED_, _NOT_USED_,
  223. _NOT_USED_, _NOT_USED_, _NOT_USED_,
  224. _NOT_USED_, _NOT_USED_,
  225. #endif
  226. /* UPT */
  227. CS_0001 | BS_1111 | A10_1111 | RAS_0001 | CAS_0001 | WE_1111 | AMX_COL | UTA | LOOP, /* ATRFR */
  228. CS_1111 | BS_1111 | A10_1111 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL | UTA, /* NOP */
  229. CS_1111 | BS_1111 | A10_1111 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL | UTA, /* NOP */
  230. CS_1111 | BS_1111 | A10_1111 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL | UTA, /* NOP */
  231. CS_1111 | BS_1111 | A10_1111 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL | UTA | LOOP, /* NOP */
  232. CS_1111 | BS_1111 | A10_1111 | RAS_1111 | CAS_1111 | WE_1111 | AMX_COL | UTA | TODT | LAST, /* NOP */
  233. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  234. _NOT_USED_, _NOT_USED_,
  235. /* EXC */
  236. CS_0001 | BS_1111 | A10_1111 | RAS_0001 | CAS_1111 | WE_0001 | AMX_COL | UTA | LAST,
  237. _NOT_USED_,
  238. /* REG */
  239. CS_1110 | BS_1111 | A10_1110 | RAS_1110 | CAS_1110 | WE_1110 | AMX_MAR | UTA,
  240. CS_0001 | BS_1111 | A10_0001 | RAS_0001 | CAS_0001 | WE_0001 | AMX_MAR | UTA | LAST,
  241. };
  242. /* 0xC8 = 0b11001000 , CAS3, >> 2 = 0b00 11 0 010 */
  243. /* 0x88 = 0b10001000 , CAS2, >> 2 = 0b00 10 0 010 */
  244. #define MAR_SDRAM_INIT ((CAS_LATENCY << 6) | 0x00000008LU)
  245. /* 8 */
  246. #define CFG_MAMR ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  247. MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
  248. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  249. void check_ram(unsigned int addr, unsigned int size)
  250. {
  251. unsigned int i, j, v, vv;
  252. volatile unsigned int *p;
  253. unsigned int pv;
  254. p = (unsigned int *)addr;
  255. pv = (unsigned int)p;
  256. for (i = 0; i < size / sizeof(unsigned int); i++, pv += sizeof(unsigned int))
  257. *p++ = pv;
  258. p = (unsigned int *)addr;
  259. for (i = 0; i < size / sizeof(unsigned int); i++) {
  260. v = (unsigned int)p;
  261. vv = *p;
  262. if (vv != v) {
  263. printf("%p: read %08x instead of %08x\n", p, vv, v);
  264. hang();
  265. }
  266. p++;
  267. }
  268. for (j = 0; j < 5; j++) {
  269. switch (j) {
  270. case 0: v = 0x00000000; break;
  271. case 1: v = 0xffffffff; break;
  272. case 2: v = 0x55555555; break;
  273. case 3: v = 0xaaaaaaaa; break;
  274. default:v = 0xdeadbeef; break;
  275. }
  276. p = (unsigned int *)addr;
  277. for (i = 0; i < size / sizeof(unsigned int); i++) {
  278. *p = v;
  279. vv = *p;
  280. if (vv != v) {
  281. printf("%p: read %08x instead of %08x\n", p, vv, v);
  282. hang();
  283. }
  284. *p = ~v;
  285. p++;
  286. }
  287. }
  288. }
  289. phys_size_t initdram(int board_type)
  290. {
  291. volatile immap_t *immap = (immap_t *) CFG_IMMR;
  292. volatile memctl8xx_t *memctl = &immap->im_memctl;
  293. long int size;
  294. upmconfig(UPMB, (uint *) sdram_table, sizeof(sdram_table) / sizeof(uint));
  295. /*
  296. * Preliminary prescaler for refresh
  297. */
  298. memctl->memc_mptpr = MPTPR_PTP_DIV8;
  299. memctl->memc_mar = MAR_SDRAM_INIT; /* 32-bit address to be output on the address bus if AMX = 0b11 */
  300. /*
  301. * Map controller bank 3 to the SDRAM bank at preliminary address.
  302. */
  303. memctl->memc_or3 = CFG_OR3_PRELIM;
  304. memctl->memc_br3 = CFG_BR3_PRELIM;
  305. memctl->memc_mbmr = CFG_MAMR & ~MAMR_PTAE; /* no refresh yet */
  306. udelay(200);
  307. /* perform SDRAM initialisation sequence */
  308. memctl->memc_mcr = MCR_OP_RUN | MCR_UPM_B | MCR_MB_CS3 | MCR_MLCF(1) | MCR_MAD(0x3C); /* precharge all */
  309. udelay(1);
  310. memctl->memc_mcr = MCR_OP_RUN | MCR_UPM_B | MCR_MB_CS3 | MCR_MLCF(2) | MCR_MAD(0x30); /* refresh 2 times(0) */
  311. udelay(1);
  312. memctl->memc_mcr = MCR_OP_RUN | MCR_UPM_B | MCR_MB_CS3 | MCR_MLCF(1) | MCR_MAD(0x3E); /* exception program (write mar)*/
  313. udelay(1);
  314. memctl->memc_mbmr |= MAMR_PTAE; /* enable refresh */
  315. udelay(10000);
  316. {
  317. u32 d1, d2;
  318. d1 = 0xAA55AA55;
  319. *(volatile u32 *)0 = d1;
  320. d2 = *(volatile u32 *)0;
  321. if (d1 != d2) {
  322. printf("DRAM fails: wrote 0x%08x read 0x%08x\n", d1, d2);
  323. hang();
  324. }
  325. d1 = 0x55AA55AA;
  326. *(volatile u32 *)0 = d1;
  327. d2 = *(volatile u32 *)0;
  328. if (d1 != d2) {
  329. printf("DRAM fails: wrote 0x%08x read 0x%08x\n", d1, d2);
  330. hang();
  331. }
  332. }
  333. size = get_ram_size((long *)0, SDRAM_MAX_SIZE);
  334. #if 0
  335. printf("check 0\n");
  336. check_ram(( 0 << 20), (2 << 20));
  337. printf("check 16\n");
  338. check_ram((16 << 20), (2 << 20));
  339. printf("check 32\n");
  340. check_ram((32 << 20), (2 << 20));
  341. printf("check 48\n");
  342. check_ram((48 << 20), (2 << 20));
  343. #endif
  344. if (size == 0) {
  345. printf("SIZE is zero: LOOP on 0\n");
  346. for (;;) {
  347. *(volatile u32 *)0 = 0;
  348. (void)*(volatile u32 *)0;
  349. }
  350. }
  351. return size;
  352. }
  353. /* ------------------------------------------------------------------------- */
  354. int misc_init_r(void)
  355. {
  356. return(0);
  357. }
  358. void reset_phys(void)
  359. {
  360. int phyno;
  361. unsigned short v;
  362. /* reset the damn phys */
  363. mii_init();
  364. for (phyno = 0; phyno < 32; ++phyno) {
  365. fec8xx_miiphy_read(NULL, phyno, PHY_PHYIDR1, &v);
  366. if (v == 0xFFFF)
  367. continue;
  368. fec8xx_miiphy_write(NULL, phyno, PHY_BMCR, PHY_BMCR_POWD);
  369. udelay(10000);
  370. fec8xx_miiphy_write(NULL, phyno, PHY_BMCR,
  371. PHY_BMCR_RESET | PHY_BMCR_AUTON);
  372. udelay(10000);
  373. }
  374. }
  375. extern int board_dsp_reset(void);
  376. int last_stage_init(void)
  377. {
  378. int r;
  379. reset_phys();
  380. r = board_dsp_reset();
  381. if (r < 0)
  382. printf("*** WARNING *** DSP reset failed (run diagnostics)\n");
  383. return 0;
  384. }
  385. /* ------------------------------------------------------------------------- */
  386. /* GP = general purpose, SP = special purpose (on chip peripheral) */
  387. /* bits that can have a special purpose or can be configured as inputs/outputs */
  388. #define PA_GP_INMASK (_BWR(3) | _BWR(7, 9) | _BW(11))
  389. #define PA_GP_OUTMASK (_BW(6) | _BW(10) | _BWR(12, 15))
  390. #define PA_SP_MASK (_BWR(0, 2) | _BWR(4, 5))
  391. #define PA_ODR_VAL 0
  392. #define PA_GP_OUTVAL (_BW(13) | _BWR(14, 15))
  393. #define PA_SP_DIRVAL 0
  394. #define PB_GP_INMASK (_B(28) | _B(31))
  395. #define PB_GP_OUTMASK (_BR(15, 19) | _BR(26, 27) | _BR(29, 30))
  396. #define PB_SP_MASK (_BR(22, 25))
  397. #define PB_ODR_VAL 0
  398. #define PB_GP_OUTVAL (_BR(15, 19) | _BR(26, 27) | _BR(29, 31))
  399. #define PB_SP_DIRVAL 0
  400. #define PC_GP_INMASK (_BW(5) | _BW(7) | _BW(8) | _BWR(9, 11) | _BWR(13, 15))
  401. #define PC_GP_OUTMASK (_BW(6) | _BW(12))
  402. #define PC_SP_MASK (_BW(4) | _BW(8))
  403. #define PC_SOVAL 0
  404. #define PC_INTVAL _BW(7)
  405. #define PC_GP_OUTVAL (_BW(6) | _BW(12))
  406. #define PC_SP_DIRVAL 0
  407. #define PD_GP_INMASK 0
  408. #define PD_GP_OUTMASK _BWR(3, 15)
  409. #define PD_SP_MASK 0
  410. #if defined(CONFIG_NETTA_6412)
  411. #define PD_GP_OUTVAL (_BWR(5, 7) | _BW(9) | _BW(11) | _BW(15))
  412. #else
  413. #define PD_GP_OUTVAL (_BWR(5, 7) | _BW(9) | _BW(11))
  414. #endif
  415. #define PD_SP_DIRVAL 0
  416. int board_early_init_f(void)
  417. {
  418. volatile immap_t *immap = (immap_t *) CFG_IMMR;
  419. volatile iop8xx_t *ioport = &immap->im_ioport;
  420. volatile cpm8xx_t *cpm = &immap->im_cpm;
  421. volatile memctl8xx_t *memctl = &immap->im_memctl;
  422. /* CS1: NAND chip select */
  423. memctl->memc_or1 = ((0xFFFFFFFFLU & ~(NAND_SIZE - 1)) | OR_BI | OR_SCY_2_CLK | OR_TRLX | OR_ACS_DIV2) ;
  424. memctl->memc_br1 = ((NAND_BASE & BR_BA_MSK) | BR_PS_8 | BR_V);
  425. #if !defined(CONFIG_NETTA_6412)
  426. /* CS2: DSP */
  427. memctl->memc_or2 = ((0xFFFFFFFFLU & ~(DSP_SIZE - 1)) | OR_CSNT_SAM | OR_BI | OR_SCY_7_CLK | OR_ACS_DIV2);
  428. memctl->memc_br2 = ((DSP_BASE & BR_BA_MSK) | BR_PS_16 | BR_V);
  429. #else
  430. /* CS6: DSP */
  431. memctl->memc_or6 = ((0xFFFFFFFFLU & ~(DSP_SIZE - 1)) | OR_CSNT_SAM | OR_BI | OR_SCY_7_CLK | OR_ACS_DIV2);
  432. memctl->memc_br6 = ((DSP_BASE & BR_BA_MSK) | BR_PS_16 | BR_V);
  433. #endif
  434. /* CS4: External register chip select */
  435. memctl->memc_or4 = ((0xFFFFFFFFLU & ~(ER_SIZE - 1)) | OR_BI | OR_SCY_4_CLK);
  436. memctl->memc_br4 = ((ER_BASE & BR_BA_MSK) | BR_PS_32 | BR_V);
  437. /* CS5: dummy for accurate delay */
  438. memctl->memc_or5 = ((0xFFFFFFFFLU & ~(DUMMY_SIZE - 1)) | OR_CSNT_SAM | OR_BI | OR_SCY_0_CLK | OR_ACS_DIV2);
  439. memctl->memc_br5 = ((DUMMY_BASE & BR_BA_MSK) | BR_PS_32 | BR_V);
  440. ioport->iop_padat = PA_GP_OUTVAL;
  441. ioport->iop_paodr = PA_ODR_VAL;
  442. ioport->iop_padir = PA_GP_OUTMASK | PA_SP_DIRVAL;
  443. ioport->iop_papar = PA_SP_MASK;
  444. cpm->cp_pbdat = PB_GP_OUTVAL;
  445. cpm->cp_pbodr = PB_ODR_VAL;
  446. cpm->cp_pbdir = PB_GP_OUTMASK | PB_SP_DIRVAL;
  447. cpm->cp_pbpar = PB_SP_MASK;
  448. ioport->iop_pcdat = PC_GP_OUTVAL;
  449. ioport->iop_pcdir = PC_GP_OUTMASK | PC_SP_DIRVAL;
  450. ioport->iop_pcso = PC_SOVAL;
  451. ioport->iop_pcint = PC_INTVAL;
  452. ioport->iop_pcpar = PC_SP_MASK;
  453. ioport->iop_pddat = PD_GP_OUTVAL;
  454. ioport->iop_pddir = PD_GP_OUTMASK | PD_SP_DIRVAL;
  455. ioport->iop_pdpar = PD_SP_MASK;
  456. /* ioport->iop_pddat |= (1 << (15 - 6)) | (1 << (15 - 7)); */
  457. return 0;
  458. }
  459. #if defined(CONFIG_CMD_NAND) && defined(CONFIG_NAND_LEGACY)
  460. #include <linux/mtd/nand_legacy.h>
  461. extern ulong nand_probe(ulong physadr);
  462. extern struct nand_chip nand_dev_desc[CFG_MAX_NAND_DEVICE];
  463. void nand_init(void)
  464. {
  465. unsigned long totlen = nand_probe(CFG_NAND_BASE);
  466. printf ("%4lu MB\n", totlen >> 20);
  467. }
  468. #endif
  469. #if defined(CONFIG_CMD_PCMCIA)
  470. int pcmcia_init(void)
  471. {
  472. return 0;
  473. }
  474. #endif
  475. #ifdef CONFIG_POST
  476. /*
  477. * Returns 1 if keys pressed to start the power-on long-running tests
  478. * Called from board_init_f().
  479. */
  480. int post_hotkeys_pressed(void)
  481. {
  482. return 0; /* No hotkeys supported */
  483. }
  484. #endif
  485. #ifdef CONFIG_HW_WATCHDOG
  486. void hw_watchdog_reset(void)
  487. {
  488. /* XXX add here the really funky stuff */
  489. }
  490. #endif