video.c 8.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339
  1. /*
  2. * video.c - run splash screen on lcd
  3. *
  4. * Copyright (c) 2007-2008 Analog Devices Inc.
  5. *
  6. * Licensed under the GPL-2 or later.
  7. */
  8. #include <stdarg.h>
  9. #include <common.h>
  10. #include <config.h>
  11. #include <malloc.h>
  12. #include <asm/blackfin.h>
  13. #include <asm/mach-common/bits/dma.h>
  14. #include <i2c.h>
  15. #include <linux/types.h>
  16. #include <stdio_dev.h>
  17. int gunzip(void *, int, unsigned char *, unsigned long *);
  18. #ifdef CONFIG_VIDEO
  19. #define DMA_SIZE16 2
  20. #include <asm/mach-common/bits/eppi.h>
  21. #include <asm/bfin_logo_230x230.h>
  22. #define LCD_X_RES 480 /*Horizontal Resolution */
  23. #define LCD_Y_RES 272 /* Vertical Resolution */
  24. #define LCD_BPP 24 /* Bit Per Pixel */
  25. #define LCD_PIXEL_SIZE (LCD_BPP / 8)
  26. #define DMA_BUS_SIZE 32
  27. #define ACTIVE_VIDEO_MEM_OFFSET 0
  28. /* -- Horizontal synchronizing --
  29. *
  30. * Timing characteristics taken from the SHARP LQ043T1DG01 datasheet
  31. * (LCY-W-06602A Page 9 of 22)
  32. *
  33. * Clock Frequency 1/Tc Min 7.83 Typ 9.00 Max 9.26 MHz
  34. *
  35. * Period TH - 525 - Clock
  36. * Pulse width THp - 41 - Clock
  37. * Horizontal period THd - 480 - Clock
  38. * Back porch THb - 2 - Clock
  39. * Front porch THf - 2 - Clock
  40. *
  41. * -- Vertical synchronizing --
  42. * Period TV - 286 - Line
  43. * Pulse width TVp - 10 - Line
  44. * Vertical period TVd - 272 - Line
  45. * Back porch TVb - 2 - Line
  46. * Front porch TVf - 2 - Line
  47. */
  48. #define LCD_CLK (8*1000*1000) /* 8MHz */
  49. /* # active data to transfer after Horizontal Delay clock */
  50. #define EPPI_HCOUNT LCD_X_RES
  51. /* # active lines to transfer after Vertical Delay clock */
  52. #define EPPI_VCOUNT LCD_Y_RES
  53. /* Samples per Line = 480 (active data) + 45 (padding) */
  54. #define EPPI_LINE 525
  55. /* Lines per Frame = 272 (active data) + 14 (padding) */
  56. #define EPPI_FRAME 286
  57. /* FS1 (Hsync) Width (Typical)*/
  58. #define EPPI_FS1W_HBL 41
  59. /* FS1 (Hsync) Period (Typical) */
  60. #define EPPI_FS1P_AVPL EPPI_LINE
  61. /* Horizontal Delay clock after assertion of Hsync (Typical) */
  62. #define EPPI_HDELAY 43
  63. /* FS2 (Vsync) Width = FS1 (Hsync) Period * 10 */
  64. #define EPPI_FS2W_LVB (EPPI_LINE * 10)
  65. /* FS2 (Vsync) Period = FS1 (Hsync) Period * Lines per Frame */
  66. #define EPPI_FS2P_LAVF (EPPI_LINE * EPPI_FRAME)
  67. /* Vertical Delay after assertion of Vsync (2 Lines) */
  68. #define EPPI_VDELAY 12
  69. #define EPPI_CLIP 0xFF00FF00
  70. /* EPPI Control register configuration value for RGB out
  71. * - EPPI as Output
  72. * GP 2 frame sync mode,
  73. * Internal Clock generation disabled, Internal FS generation enabled,
  74. * Receives samples on EPPI_CLK raising edge, Transmits samples on EPPI_CLK falling edge,
  75. * FS1 & FS2 are active high,
  76. * DLEN = 6 (24 bits for RGB888 out) or 5 (18 bits for RGB666 out)
  77. * DMA Unpacking disabled when RGB Formating is enabled, otherwise DMA unpacking enabled
  78. * Swapping Enabled,
  79. * One (DMA) Channel Mode,
  80. * RGB Formatting Enabled for RGB666 output, disabled for RGB888 output
  81. * Regular watermark - when FIFO is 100% full,
  82. * Urgent watermark - when FIFO is 75% full
  83. */
  84. #define EPPI_CONTROL (0x20136E2E)
  85. static inline u16 get_eppi_clkdiv(u32 target_ppi_clk)
  86. {
  87. u32 sclk = get_sclk();
  88. /* EPPI_CLK = (SCLK) / (2 * (EPPI_CLKDIV[15:0] + 1)) */
  89. return (((sclk / target_ppi_clk) / 2) - 1);
  90. }
  91. void Init_PPI(void)
  92. {
  93. u16 eppi_clkdiv = get_eppi_clkdiv(LCD_CLK);
  94. bfin_write_EPPI0_FS1W_HBL(EPPI_FS1W_HBL);
  95. bfin_write_EPPI0_FS1P_AVPL(EPPI_FS1P_AVPL);
  96. bfin_write_EPPI0_FS2W_LVB(EPPI_FS2W_LVB);
  97. bfin_write_EPPI0_FS2P_LAVF(EPPI_FS2P_LAVF);
  98. bfin_write_EPPI0_CLIP(EPPI_CLIP);
  99. bfin_write_EPPI0_FRAME(EPPI_FRAME);
  100. bfin_write_EPPI0_LINE(EPPI_LINE);
  101. bfin_write_EPPI0_HCOUNT(EPPI_HCOUNT);
  102. bfin_write_EPPI0_HDELAY(EPPI_HDELAY);
  103. bfin_write_EPPI0_VCOUNT(EPPI_VCOUNT);
  104. bfin_write_EPPI0_VDELAY(EPPI_VDELAY);
  105. bfin_write_EPPI0_CLKDIV(eppi_clkdiv);
  106. /*
  107. * DLEN = 6 (24 bits for RGB888 out) or 5 (18 bits for RGB666 out)
  108. * RGB Formatting Enabled for RGB666 output, disabled for RGB888 output
  109. */
  110. #if defined(CONFIG_VIDEO_RGB666)
  111. bfin_write_EPPI0_CONTROL((EPPI_CONTROL & ~DLENGTH) | DLEN_18 |
  112. RGB_FMT_EN);
  113. #else
  114. bfin_write_EPPI0_CONTROL(((EPPI_CONTROL & ~DLENGTH) | DLEN_24) &
  115. ~RGB_FMT_EN);
  116. #endif
  117. }
  118. #define DEB2_URGENT 0x2000 /* DEB2 Urgent */
  119. void Init_DMA(void *dst)
  120. {
  121. #if defined(CONFIG_DEB_DMA_URGENT)
  122. *pEBIU_DDRQUE |= DEB2_URGENT;
  123. #endif
  124. *pDMA12_START_ADDR = dst;
  125. /* X count */
  126. *pDMA12_X_COUNT = (LCD_X_RES * LCD_BPP) / DMA_BUS_SIZE;
  127. *pDMA12_X_MODIFY = DMA_BUS_SIZE / 8;
  128. /* Y count */
  129. *pDMA12_Y_COUNT = LCD_Y_RES;
  130. *pDMA12_Y_MODIFY = DMA_BUS_SIZE / 8;
  131. /* DMA Config */
  132. *pDMA12_CONFIG = WDSIZE_32 | /* 32 bit DMA */
  133. DMA2D | /* 2D DMA */
  134. FLOW_AUTO; /* autobuffer mode */
  135. }
  136. void Init_Ports(void)
  137. {
  138. *pPORTF_MUX = 0x00000000;
  139. *pPORTF_FER |= 0xFFFF; /* PPI0..15 */
  140. *pPORTG_MUX &=
  141. ~(PORT_x_MUX_0_MASK | PORT_x_MUX_1_MASK | PORT_x_MUX_2_MASK |
  142. PORT_x_MUX_3_MASK | PORT_x_MUX_4_MASK);
  143. *pPORTG_FER |= PG0 | PG1 | PG2 | PG3 | PG4; /* CLK, FS1, FS2, PPI16..17 */
  144. #if !defined(CONFIG_VIDEO_RGB666)
  145. *pPORTD_MUX &=
  146. ~(PORT_x_MUX_0_MASK | PORT_x_MUX_1_MASK | PORT_x_MUX_2_MASK |
  147. PORT_x_MUX_3_MASK | PORT_x_MUX_4_MASK | PORT_x_MUX_5_MASK);
  148. *pPORTD_MUX |=
  149. (PORT_x_MUX_0_FUNC_4 | PORT_x_MUX_1_FUNC_4 | PORT_x_MUX_2_FUNC_4 |
  150. PORT_x_MUX_3_FUNC_4 | PORT_x_MUX_4_FUNC_4 | PORT_x_MUX_5_FUNC_4);
  151. *pPORTD_FER |= PD0 | PD1 | PD2 | PD3 | PD4 | PD5; /* PPI18..23 */
  152. #endif
  153. *pPORTE_FER &= ~PE3; /* DISP */
  154. *pPORTE_DIR_SET = PE3;
  155. *pPORTE_SET = PE3;
  156. }
  157. void EnableDMA(void)
  158. {
  159. *pDMA12_CONFIG |= DMAEN;
  160. }
  161. void DisableDMA(void)
  162. {
  163. *pDMA12_CONFIG &= ~DMAEN;
  164. }
  165. /* enable and disable PPI functions */
  166. void EnablePPI(void)
  167. {
  168. bfin_write_EPPI0_CONTROL(bfin_read_EPPI0_CONTROL() | EPPI_EN);
  169. }
  170. void DisablePPI(void)
  171. {
  172. bfin_write_EPPI0_CONTROL(bfin_read_EPPI0_CONTROL() & ~EPPI_EN);
  173. }
  174. int video_init(void *dst)
  175. {
  176. Init_Ports();
  177. Init_DMA(dst);
  178. EnableDMA();
  179. Init_PPI();
  180. EnablePPI();
  181. return 0;
  182. }
  183. static void dma_bitblit(void *dst, fastimage_t *logo, int x, int y)
  184. {
  185. if (dcache_status())
  186. blackfin_dcache_flush_range(logo->data,
  187. logo->data + logo->size);
  188. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  189. /* Setup destination start address */
  190. bfin_write_MDMA_D0_START_ADDR(dst + ((x & -2) * LCD_PIXEL_SIZE)
  191. + (y * LCD_X_RES * LCD_PIXEL_SIZE));
  192. /* Setup destination xcount */
  193. bfin_write_MDMA_D0_X_COUNT(logo->width * LCD_PIXEL_SIZE / DMA_SIZE16);
  194. /* Setup destination xmodify */
  195. bfin_write_MDMA_D0_X_MODIFY(DMA_SIZE16);
  196. /* Setup destination ycount */
  197. bfin_write_MDMA_D0_Y_COUNT(logo->height);
  198. /* Setup destination ymodify */
  199. bfin_write_MDMA_D0_Y_MODIFY((LCD_X_RES - logo->width) * LCD_PIXEL_SIZE +
  200. DMA_SIZE16);
  201. /* Setup Source start address */
  202. bfin_write_MDMA_S0_START_ADDR(logo->data);
  203. /* Setup Source xcount */
  204. bfin_write_MDMA_S0_X_COUNT(logo->width * LCD_PIXEL_SIZE / DMA_SIZE16);
  205. /* Setup Source xmodify */
  206. bfin_write_MDMA_S0_X_MODIFY(DMA_SIZE16);
  207. /* Setup Source ycount */
  208. bfin_write_MDMA_S0_Y_COUNT(logo->height);
  209. /* Setup Source ymodify */
  210. bfin_write_MDMA_S0_Y_MODIFY(DMA_SIZE16);
  211. /* Enable source DMA */
  212. bfin_write_MDMA_S0_CONFIG(DMAEN | WDSIZE_16 | DMA2D);
  213. SSYNC();
  214. bfin_write_MDMA_D0_CONFIG(WNR | DMAEN | WDSIZE_16 | DMA2D);
  215. while (bfin_read_MDMA_D0_IRQ_STATUS() & DMA_RUN) ;
  216. bfin_write_MDMA_S0_IRQ_STATUS(bfin_read_MDMA_S0_IRQ_STATUS() | DMA_DONE
  217. | DMA_ERR);
  218. bfin_write_MDMA_D0_IRQ_STATUS(bfin_read_MDMA_D0_IRQ_STATUS() | DMA_DONE
  219. | DMA_ERR);
  220. }
  221. void video_putc(const char c)
  222. {
  223. }
  224. void video_puts(const char *s)
  225. {
  226. }
  227. int drv_video_init(void)
  228. {
  229. int error, devices = 1;
  230. struct stdio_dev videodev;
  231. u8 *dst;
  232. u32 fbmem_size =
  233. LCD_X_RES * LCD_Y_RES * LCD_PIXEL_SIZE + ACTIVE_VIDEO_MEM_OFFSET;
  234. dst = malloc(fbmem_size);
  235. if (dst == NULL) {
  236. printf("Failed to alloc FB memory\n");
  237. return -1;
  238. }
  239. #ifdef EASYLOGO_ENABLE_GZIP
  240. unsigned char *data = EASYLOGO_DECOMP_BUFFER;
  241. unsigned long src_len = EASYLOGO_ENABLE_GZIP;
  242. if (gunzip(data, bfin_logo.size, bfin_logo.data, &src_len)) {
  243. puts("Failed to decompress logo\n");
  244. free(dst);
  245. return -1;
  246. }
  247. bfin_logo.data = data;
  248. #endif
  249. memset(dst + ACTIVE_VIDEO_MEM_OFFSET, bfin_logo.data[0],
  250. fbmem_size - ACTIVE_VIDEO_MEM_OFFSET);
  251. dma_bitblit(dst + ACTIVE_VIDEO_MEM_OFFSET, &bfin_logo,
  252. (LCD_X_RES - bfin_logo.width) / 2,
  253. (LCD_Y_RES - bfin_logo.height) / 2);
  254. video_init(dst); /* Video initialization */
  255. memset(&videodev, 0, sizeof(videodev));
  256. strcpy(videodev.name, "video");
  257. videodev.ext = DEV_EXT_VIDEO; /* Video extensions */
  258. videodev.flags = DEV_FLAGS_SYSTEM; /* No Output */
  259. videodev.putc = video_putc; /* 'putc' function */
  260. videodev.puts = video_puts; /* 'puts' function */
  261. error = stdio_register(&videodev);
  262. return (error == 0) ? devices : error;
  263. }
  264. #endif