mpc8572ds.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597
  1. /*
  2. * Copyright 2007-2008 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <command.h>
  24. #include <pci.h>
  25. #include <asm/processor.h>
  26. #include <asm/mmu.h>
  27. #include <asm/cache.h>
  28. #include <asm/immap_85xx.h>
  29. #include <asm/immap_fsl_pci.h>
  30. #include <asm/fsl_ddr_sdram.h>
  31. #include <asm/io.h>
  32. #include <miiphy.h>
  33. #include <libfdt.h>
  34. #include <fdt_support.h>
  35. #include <tsec.h>
  36. #include "../common/pixis.h"
  37. #include "../common/sgmii_riser.h"
  38. long int fixed_sdram(void);
  39. int checkboard (void)
  40. {
  41. puts ("Board: MPC8572DS ");
  42. #ifdef CONFIG_PHYS_64BIT
  43. puts ("(36-bit addrmap) ");
  44. #endif
  45. printf ("Sys ID: 0x%02x, "
  46. "Sys Ver: 0x%02x, FPGA Ver: 0x%02x\n",
  47. in8(PIXIS_BASE + PIXIS_ID), in8(PIXIS_BASE + PIXIS_VER),
  48. in8(PIXIS_BASE + PIXIS_PVER));
  49. return 0;
  50. }
  51. phys_size_t initdram(int board_type)
  52. {
  53. phys_size_t dram_size = 0;
  54. puts("Initializing....");
  55. #ifdef CONFIG_SPD_EEPROM
  56. dram_size = fsl_ddr_sdram();
  57. #else
  58. dram_size = fixed_sdram();
  59. #endif
  60. dram_size = setup_ddr_tlbs(dram_size / 0x100000);
  61. dram_size *= 0x100000;
  62. puts(" DDR: ");
  63. return dram_size;
  64. }
  65. #if !defined(CONFIG_SPD_EEPROM)
  66. /*
  67. * Fixed sdram init -- doesn't use serial presence detect.
  68. */
  69. phys_size_t fixed_sdram (void)
  70. {
  71. volatile immap_t *immap = (immap_t *)CONFIG_SYS_IMMR;
  72. volatile ccsr_ddr_t *ddr= &immap->im_ddr;
  73. uint d_init;
  74. ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS;
  75. ddr->cs0_config = CONFIG_SYS_DDR_CS0_CONFIG;
  76. ddr->timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
  77. ddr->timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
  78. ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
  79. ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
  80. ddr->sdram_mode = CONFIG_SYS_DDR_MODE_1;
  81. ddr->sdram_mode_2 = CONFIG_SYS_DDR_MODE_2;
  82. ddr->sdram_interval = CONFIG_SYS_DDR_INTERVAL;
  83. ddr->sdram_data_init = CONFIG_SYS_DDR_DATA_INIT;
  84. ddr->sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL;
  85. ddr->sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL2;
  86. #if defined (CONFIG_DDR_ECC)
  87. ddr->err_int_en = CONFIG_SYS_DDR_ERR_INT_EN;
  88. ddr->err_disable = CONFIG_SYS_DDR_ERR_DIS;
  89. ddr->err_sbe = CONFIG_SYS_DDR_SBE;
  90. #endif
  91. asm("sync;isync");
  92. udelay(500);
  93. ddr->sdram_cfg = CONFIG_SYS_DDR_CONTROL;
  94. #if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  95. d_init = 1;
  96. debug("DDR - 1st controller: memory initializing\n");
  97. /*
  98. * Poll until memory is initialized.
  99. * 512 Meg at 400 might hit this 200 times or so.
  100. */
  101. while ((ddr->sdram_cfg_2 & (d_init << 4)) != 0) {
  102. udelay(1000);
  103. }
  104. debug("DDR: memory initialized\n\n");
  105. asm("sync; isync");
  106. udelay(500);
  107. #endif
  108. return 512 * 1024 * 1024;
  109. }
  110. #endif
  111. #ifdef CONFIG_PCIE1
  112. static struct pci_controller pcie1_hose;
  113. #endif
  114. #ifdef CONFIG_PCIE2
  115. static struct pci_controller pcie2_hose;
  116. #endif
  117. #ifdef CONFIG_PCIE3
  118. static struct pci_controller pcie3_hose;
  119. #endif
  120. extern int fsl_pci_setup_inbound_windows(struct pci_region *r);
  121. extern void fsl_pci_init(struct pci_controller *hose);
  122. int first_free_busno=0;
  123. #ifdef CONFIG_PCI
  124. void pci_init_board(void)
  125. {
  126. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  127. uint devdisr = gur->devdisr;
  128. uint io_sel = (gur->pordevsr & MPC85xx_PORDEVSR_IO_SEL) >> 19;
  129. uint host_agent = (gur->porbmsr & MPC85xx_PORBMSR_HA) >> 16;
  130. debug (" pci_init_board: devdisr=%x, io_sel=%x, host_agent=%x\n",
  131. devdisr, io_sel, host_agent);
  132. if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII1_DIS))
  133. printf (" eTSEC1 is in sgmii mode.\n");
  134. if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII2_DIS))
  135. printf (" eTSEC2 is in sgmii mode.\n");
  136. if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII3_DIS))
  137. printf (" eTSEC3 is in sgmii mode.\n");
  138. if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII4_DIS))
  139. printf (" eTSEC4 is in sgmii mode.\n");
  140. #ifdef CONFIG_PCIE3
  141. {
  142. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE3_ADDR;
  143. struct pci_controller *hose = &pcie3_hose;
  144. int pcie_ep = (host_agent == 0) || (host_agent == 3) ||
  145. (host_agent == 5) || (host_agent == 6);
  146. int pcie_configured = (io_sel == 0x7);
  147. struct pci_region *r = hose->regions;
  148. u32 temp32;
  149. if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE3)){
  150. printf ("\n PCIE3 connected to ULI as %s (base address %x)",
  151. pcie_ep ? "End Point" : "Root Complex",
  152. (uint)pci);
  153. if (pci->pme_msg_det) {
  154. pci->pme_msg_det = 0xffffffff;
  155. debug (" with errors. Clearing. Now 0x%08x",pci->pme_msg_det);
  156. }
  157. printf ("\n");
  158. /* inbound */
  159. r += fsl_pci_setup_inbound_windows(r);
  160. /* outbound memory */
  161. pci_set_region(r++,
  162. CONFIG_SYS_PCIE3_MEM_BUS,
  163. CONFIG_SYS_PCIE3_MEM_PHYS,
  164. CONFIG_SYS_PCIE3_MEM_SIZE,
  165. PCI_REGION_MEM);
  166. /* outbound io */
  167. pci_set_region(r++,
  168. CONFIG_SYS_PCIE3_IO_BUS,
  169. CONFIG_SYS_PCIE3_IO_PHYS,
  170. CONFIG_SYS_PCIE3_IO_SIZE,
  171. PCI_REGION_IO);
  172. hose->region_count = r - hose->regions;
  173. hose->first_busno=first_free_busno;
  174. pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);
  175. fsl_pci_init(hose);
  176. first_free_busno=hose->last_busno+1;
  177. printf (" PCIE3 on bus %02x - %02x\n",
  178. hose->first_busno,hose->last_busno);
  179. /*
  180. * Activate ULI1575 legacy chip by performing a fake
  181. * memory access. Needed to make ULI RTC work.
  182. * Device 1d has the first on-board memory BAR.
  183. */
  184. pci_hose_read_config_dword(hose, PCI_BDF(2, 0x1d, 0 ),
  185. PCI_BASE_ADDRESS_1, &temp32);
  186. if (temp32 >= CONFIG_SYS_PCIE3_MEM_BUS) {
  187. void *p = pci_mem_to_virt(PCI_BDF(2, 0x1d, 0),
  188. temp32, 4, 0);
  189. debug(" uli1572 read to %p\n", p);
  190. in_be32(p);
  191. }
  192. } else {
  193. printf (" PCIE3: disabled\n");
  194. }
  195. }
  196. #else
  197. gur->devdisr |= MPC85xx_DEVDISR_PCIE3; /* disable */
  198. #endif
  199. #ifdef CONFIG_PCIE2
  200. {
  201. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE2_ADDR;
  202. struct pci_controller *hose = &pcie2_hose;
  203. int pcie_ep = (host_agent == 2) || (host_agent == 4) ||
  204. (host_agent == 6) || (host_agent == 0);
  205. int pcie_configured = (io_sel == 0x3) || (io_sel == 0x7);
  206. struct pci_region *r = hose->regions;
  207. if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE2)){
  208. printf ("\n PCIE2 connected to Slot 1 as %s (base address %x)",
  209. pcie_ep ? "End Point" : "Root Complex",
  210. (uint)pci);
  211. if (pci->pme_msg_det) {
  212. pci->pme_msg_det = 0xffffffff;
  213. debug (" with errors. Clearing. Now 0x%08x",pci->pme_msg_det);
  214. }
  215. printf ("\n");
  216. /* inbound */
  217. r += fsl_pci_setup_inbound_windows(r);
  218. /* outbound memory */
  219. pci_set_region(r++,
  220. CONFIG_SYS_PCIE2_MEM_BUS,
  221. CONFIG_SYS_PCIE2_MEM_PHYS,
  222. CONFIG_SYS_PCIE2_MEM_SIZE,
  223. PCI_REGION_MEM);
  224. /* outbound io */
  225. pci_set_region(r++,
  226. CONFIG_SYS_PCIE2_IO_BUS,
  227. CONFIG_SYS_PCIE2_IO_PHYS,
  228. CONFIG_SYS_PCIE2_IO_SIZE,
  229. PCI_REGION_IO);
  230. hose->region_count = r - hose->regions;
  231. hose->first_busno=first_free_busno;
  232. pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);
  233. fsl_pci_init(hose);
  234. first_free_busno=hose->last_busno+1;
  235. printf (" PCIE2 on bus %02x - %02x\n",
  236. hose->first_busno,hose->last_busno);
  237. } else {
  238. printf (" PCIE2: disabled\n");
  239. }
  240. }
  241. #else
  242. gur->devdisr |= MPC85xx_DEVDISR_PCIE2; /* disable */
  243. #endif
  244. #ifdef CONFIG_PCIE1
  245. {
  246. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE1_ADDR;
  247. struct pci_controller *hose = &pcie1_hose;
  248. int pcie_ep = (host_agent <= 1) || (host_agent == 4) ||
  249. (host_agent == 5);
  250. int pcie_configured = (io_sel == 0x2) || (io_sel == 0x3) ||
  251. (io_sel == 0x7) || (io_sel == 0xb) ||
  252. (io_sel == 0xc) || (io_sel == 0xf);
  253. struct pci_region *r = hose->regions;
  254. if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE)){
  255. printf ("\n PCIE1 connected to Slot 2 as %s (base address %x)",
  256. pcie_ep ? "End Point" : "Root Complex",
  257. (uint)pci);
  258. if (pci->pme_msg_det) {
  259. pci->pme_msg_det = 0xffffffff;
  260. debug (" with errors. Clearing. Now 0x%08x",pci->pme_msg_det);
  261. }
  262. printf ("\n");
  263. /* inbound */
  264. r += fsl_pci_setup_inbound_windows(r);
  265. /* outbound memory */
  266. pci_set_region(r++,
  267. CONFIG_SYS_PCIE1_MEM_BUS,
  268. CONFIG_SYS_PCIE1_MEM_PHYS,
  269. CONFIG_SYS_PCIE1_MEM_SIZE,
  270. PCI_REGION_MEM);
  271. /* outbound io */
  272. pci_set_region(r++,
  273. CONFIG_SYS_PCIE1_IO_BUS,
  274. CONFIG_SYS_PCIE1_IO_PHYS,
  275. CONFIG_SYS_PCIE1_IO_SIZE,
  276. PCI_REGION_IO);
  277. hose->region_count = r - hose->regions;
  278. hose->first_busno=first_free_busno;
  279. pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);
  280. fsl_pci_init(hose);
  281. first_free_busno=hose->last_busno+1;
  282. printf(" PCIE1 on bus %02x - %02x\n",
  283. hose->first_busno,hose->last_busno);
  284. } else {
  285. printf (" PCIE1: disabled\n");
  286. }
  287. }
  288. #else
  289. gur->devdisr |= MPC85xx_DEVDISR_PCIE; /* disable */
  290. #endif
  291. }
  292. #endif
  293. int board_early_init_r(void)
  294. {
  295. const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
  296. const u8 flash_esel = 2;
  297. /*
  298. * Remap Boot flash + PROMJET region to caching-inhibited
  299. * so that flash can be erased properly.
  300. */
  301. /* Flush d-cache and invalidate i-cache of any FLASH data */
  302. flush_dcache();
  303. invalidate_icache();
  304. /* invalidate existing TLB entry for flash + promjet */
  305. disable_tlb(flash_esel);
  306. set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS, /* tlb, epn, rpn */
  307. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, /* perms, wimge */
  308. 0, flash_esel, BOOKE_PAGESZ_256M, 1); /* ts, esel, tsize, iprot */
  309. return 0;
  310. }
  311. #ifdef CONFIG_GET_CLK_FROM_ICS307
  312. /* decode S[0-2] to Output Divider (OD) */
  313. static unsigned char ics307_S_to_OD[] = {
  314. 10, 2, 8, 4, 5, 7, 3, 6
  315. };
  316. /* Calculate frequency being generated by ICS307-02 clock chip based upon
  317. * the control bytes being programmed into it. */
  318. /* XXX: This function should probably go into a common library */
  319. static unsigned long
  320. ics307_clk_freq (unsigned char cw0, unsigned char cw1, unsigned char cw2)
  321. {
  322. const unsigned long InputFrequency = CONFIG_ICS307_REFCLK_HZ;
  323. unsigned long VDW = ((cw1 << 1) & 0x1FE) + ((cw2 >> 7) & 1);
  324. unsigned long RDW = cw2 & 0x7F;
  325. unsigned long OD = ics307_S_to_OD[cw0 & 0x7];
  326. unsigned long freq;
  327. /* CLK1Frequency = InputFrequency * 2 * (VDW + 8) / ((RDW + 2) * OD) */
  328. /* cw0: C1 C0 TTL F1 F0 S2 S1 S0
  329. * cw1: V8 V7 V6 V5 V4 V3 V2 V1
  330. * cw2: V0 R6 R5 R4 R3 R2 R1 R0
  331. *
  332. * R6:R0 = Reference Divider Word (RDW)
  333. * V8:V0 = VCO Divider Word (VDW)
  334. * S2:S0 = Output Divider Select (OD)
  335. * F1:F0 = Function of CLK2 Output
  336. * TTL = duty cycle
  337. * C1:C0 = internal load capacitance for cyrstal
  338. */
  339. /* Adding 1 to get a "nicely" rounded number, but this needs
  340. * more tweaking to get a "properly" rounded number. */
  341. freq = 1 + (InputFrequency * 2 * (VDW + 8) / ((RDW + 2) * OD));
  342. debug("ICS307: CW[0-2]: %02X %02X %02X => %u Hz\n", cw0, cw1, cw2,
  343. freq);
  344. return freq;
  345. }
  346. unsigned long get_board_sys_clk(ulong dummy)
  347. {
  348. return ics307_clk_freq (
  349. in8(PIXIS_BASE + PIXIS_VSYSCLK0),
  350. in8(PIXIS_BASE + PIXIS_VSYSCLK1),
  351. in8(PIXIS_BASE + PIXIS_VSYSCLK2)
  352. );
  353. }
  354. unsigned long get_board_ddr_clk(ulong dummy)
  355. {
  356. return ics307_clk_freq (
  357. in8(PIXIS_BASE + PIXIS_VDDRCLK0),
  358. in8(PIXIS_BASE + PIXIS_VDDRCLK1),
  359. in8(PIXIS_BASE + PIXIS_VDDRCLK2)
  360. );
  361. }
  362. #else
  363. unsigned long get_board_sys_clk(ulong dummy)
  364. {
  365. u8 i;
  366. ulong val = 0;
  367. i = in8(PIXIS_BASE + PIXIS_SPD);
  368. i &= 0x07;
  369. switch (i) {
  370. case 0:
  371. val = 33333333;
  372. break;
  373. case 1:
  374. val = 40000000;
  375. break;
  376. case 2:
  377. val = 50000000;
  378. break;
  379. case 3:
  380. val = 66666666;
  381. break;
  382. case 4:
  383. val = 83333333;
  384. break;
  385. case 5:
  386. val = 100000000;
  387. break;
  388. case 6:
  389. val = 133333333;
  390. break;
  391. case 7:
  392. val = 166666666;
  393. break;
  394. }
  395. return val;
  396. }
  397. unsigned long get_board_ddr_clk(ulong dummy)
  398. {
  399. u8 i;
  400. ulong val = 0;
  401. i = in8(PIXIS_BASE + PIXIS_SPD);
  402. i &= 0x38;
  403. i >>= 3;
  404. switch (i) {
  405. case 0:
  406. val = 33333333;
  407. break;
  408. case 1:
  409. val = 40000000;
  410. break;
  411. case 2:
  412. val = 50000000;
  413. break;
  414. case 3:
  415. val = 66666666;
  416. break;
  417. case 4:
  418. val = 83333333;
  419. break;
  420. case 5:
  421. val = 100000000;
  422. break;
  423. case 6:
  424. val = 133333333;
  425. break;
  426. case 7:
  427. val = 166666666;
  428. break;
  429. }
  430. return val;
  431. }
  432. #endif
  433. #ifdef CONFIG_TSEC_ENET
  434. int board_eth_init(bd_t *bis)
  435. {
  436. struct tsec_info_struct tsec_info[4];
  437. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  438. int num = 0;
  439. #ifdef CONFIG_TSEC1
  440. SET_STD_TSEC_INFO(tsec_info[num], 1);
  441. if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII1_DIS))
  442. tsec_info[num].flags |= TSEC_SGMII;
  443. num++;
  444. #endif
  445. #ifdef CONFIG_TSEC2
  446. SET_STD_TSEC_INFO(tsec_info[num], 2);
  447. if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII2_DIS))
  448. tsec_info[num].flags |= TSEC_SGMII;
  449. num++;
  450. #endif
  451. #ifdef CONFIG_TSEC3
  452. SET_STD_TSEC_INFO(tsec_info[num], 3);
  453. if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII3_DIS))
  454. tsec_info[num].flags |= TSEC_SGMII;
  455. num++;
  456. #endif
  457. #ifdef CONFIG_TSEC4
  458. SET_STD_TSEC_INFO(tsec_info[num], 4);
  459. if (!(gur->pordevsr & MPC85xx_PORDEVSR_SGMII4_DIS))
  460. tsec_info[num].flags |= TSEC_SGMII;
  461. num++;
  462. #endif
  463. if (!num) {
  464. printf("No TSECs initialized\n");
  465. return 0;
  466. }
  467. #ifdef CONFIG_FSL_SGMII_RISER
  468. fsl_sgmii_riser_init(tsec_info, num);
  469. #endif
  470. tsec_eth_init(bis, tsec_info, num);
  471. return 0;
  472. }
  473. #endif
  474. #if defined(CONFIG_OF_BOARD_SETUP)
  475. extern void ft_fsl_pci_setup(void *blob, const char *pci_alias,
  476. struct pci_controller *hose);
  477. void ft_board_setup(void *blob, bd_t *bd)
  478. {
  479. phys_addr_t base;
  480. phys_size_t size;
  481. ft_cpu_setup(blob, bd);
  482. base = getenv_bootm_low();
  483. size = getenv_bootm_size();
  484. fdt_fixup_memory(blob, (u64)base, (u64)size);
  485. #ifdef CONFIG_PCIE3
  486. ft_fsl_pci_setup(blob, "pci0", &pcie3_hose);
  487. #endif
  488. #ifdef CONFIG_PCIE2
  489. ft_fsl_pci_setup(blob, "pci1", &pcie2_hose);
  490. #endif
  491. #ifdef CONFIG_PCIE1
  492. ft_fsl_pci_setup(blob, "pci2", &pcie1_hose);
  493. #endif
  494. #ifdef CONFIG_FSL_SGMII_RISER
  495. fsl_sgmii_riser_fdt_fixup(blob);
  496. #endif
  497. }
  498. #endif
  499. #ifdef CONFIG_MP
  500. extern void cpu_mp_lmb_reserve(struct lmb *lmb);
  501. void board_lmb_reserve(struct lmb *lmb)
  502. {
  503. cpu_mp_lmb_reserve(lmb);
  504. }
  505. #endif