R360MPI.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462
  1. /*
  2. * (C) Copyright 2000-2002
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*
  24. * board/config.h - configuration options, board specific
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. /*
  29. * High Level Configuration Options
  30. * (easy to change)
  31. */
  32. #define CONFIG_MPC823 1 /* This is a MPC823 CPU */
  33. #define CONFIG_R360MPI 1
  34. #define CONFIG_LCD
  35. #undef CONFIG_EDT32F10
  36. #define CONFIG_SHARP_LQ057Q3DC02
  37. #define CONFIG_SPLASH_SCREEN
  38. #define MPC8XX_FACT 1 /* Multiply by 1 */
  39. #define MPC8XX_XIN 50000000 /* 50 MHz in */
  40. #define CONFIG_8xx_GCLK_FREQ 50000000 /* define if can't use get_gclk_freq */
  41. #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
  42. #undef CONFIG_8xx_CONS_SMC2
  43. #undef CONFIG_8xx_CONS_NONE
  44. #define CONFIG_BAUDRATE 115200 /* console baudrate in bps */
  45. #if 0
  46. #define CONFIG_BOOTDELAY 0 /* immediate boot */
  47. #else
  48. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  49. #endif
  50. #define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
  51. #define CONFIG_PREBOOT "echo;echo Type \"run flash_nfs\" to mount root filesystem over NFS;echo"
  52. #undef CONFIG_BOOTARGS
  53. #define CONFIG_BOOTCOMMAND \
  54. "bootp; " \
  55. "setenv bootargs root=/dev/nfs rw nfsroot=$(serverip):$(rootpath) " \
  56. "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask):$(hostname)::off; " \
  57. "bootm"
  58. #undef CONFIG_SCC1_ENET
  59. #define CONFIG_SCC2_ENET
  60. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  61. #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  62. #define CONFIG_MISC_INIT_R /* have misc_init_r() function */
  63. #undef CONFIG_WATCHDOG /* watchdog disabled */
  64. #define CONFIG_CAN_DRIVER /* CAN Driver support enabled */
  65. #define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
  66. #define CONFIG_MAC_PARTITION
  67. #define CONFIG_DOS_PARTITION
  68. #define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
  69. #define CONFIG_HARD_I2C 1 /* To I2C with hardware support */
  70. #undef CONFIG_SORT_I2C /* To I2C with software support */
  71. #define CFG_I2C_SPEED 4700 /* I2C speed and slave address */
  72. #define CFG_I2C_SLAVE 0x7F
  73. /*
  74. * Software (bit-bang) I2C driver configuration
  75. */
  76. #define PB_SCL 0x00000020 /* PB 26 */
  77. #define PB_SDA 0x00000010 /* PB 27 */
  78. #define I2C_INIT (immr->im_cpm.cp_pbdir |= PB_SCL)
  79. #define I2C_ACTIVE (immr->im_cpm.cp_pbdir |= PB_SDA)
  80. #define I2C_TRISTATE (immr->im_cpm.cp_pbdir &= ~PB_SDA)
  81. #define I2C_READ ((immr->im_cpm.cp_pbdat & PB_SDA) != 0)
  82. #define I2C_SDA(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SDA; \
  83. else immr->im_cpm.cp_pbdat &= ~PB_SDA
  84. #define I2C_SCL(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SCL; \
  85. else immr->im_cpm.cp_pbdat &= ~PB_SCL
  86. #define I2C_DELAY udelay(50)
  87. #define CFG_I2C_LCD_ADDR 0x8 /* LCD Control */
  88. #define CFG_I2C_KEY_ADDR 0x9 /* Keyboard coprocessor */
  89. #define CFG_I2C_TEM_ADDR 0x49 /* Temperature Sensors */
  90. #define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
  91. CFG_CMD_BMP | \
  92. CFG_CMD_DHCP | \
  93. CFG_CMD_DATE | \
  94. CFG_CMD_I2C | \
  95. CFG_CMD_IDE | \
  96. CFG_CMD_JFFS2 | \
  97. CFG_CMD_PCMCIA | \
  98. CFG_CMD_BSP )
  99. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  100. #include <cmd_confdefs.h>
  101. /*
  102. * Miscellaneous configurable options
  103. */
  104. #define CFG_DEVICE_NULLDEV 1 /* we need the null device */
  105. #define CFG_CONSOLE_IS_IN_ENV 1 /* must set console from env */
  106. #define CFG_LONGHELP /* undef to save memory */
  107. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  108. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  109. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  110. #else
  111. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  112. #endif
  113. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  114. #define CFG_MAXARGS 16 /* max number of command args */
  115. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  116. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  117. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  118. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  119. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  120. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  121. /* JFFS2 stuff */
  122. #define CFG_JFFS2_FIRST_BANK 0
  123. #define CFG_JFFS2_NUM_BANKS 1
  124. #define CFG_JFFS2_FIRST_SECTOR 24
  125. /*
  126. * Low Level Configuration Settings
  127. * (address mappings, register initial values, etc.)
  128. * You should know what you are doing if you make changes here.
  129. */
  130. /*-----------------------------------------------------------------------
  131. * Internal Memory Mapped Register
  132. */
  133. #define CFG_IMMR 0xFF000000
  134. /*-----------------------------------------------------------------------
  135. * Definitions for initial stack pointer and data area (in DPRAM)
  136. */
  137. #define CFG_INIT_RAM_ADDR CFG_IMMR
  138. #define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  139. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  140. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  141. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  142. /*-----------------------------------------------------------------------
  143. * Start addresses for the final memory configuration
  144. * (Set up by the startup code)
  145. * Please note that CFG_SDRAM_BASE _must_ start at 0
  146. */
  147. #define CFG_SDRAM_BASE 0x00000000
  148. #define CFG_FLASH_BASE 0x40000000
  149. #if defined(DEBUG)
  150. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  151. #else
  152. #define CFG_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
  153. #endif
  154. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  155. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  156. /*
  157. * For booting Linux, the board info and command line data
  158. * have to be in the first 8 MB of memory, since this is
  159. * the maximum mapped by the Linux kernel during initialization.
  160. */
  161. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  162. /*-----------------------------------------------------------------------
  163. * FLASH organization
  164. */
  165. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  166. #define CFG_MAX_FLASH_SECT 128 /* max number of sectors on one chip */
  167. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  168. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  169. #define CFG_ENV_IS_IN_FLASH 1
  170. #define CFG_ENV_OFFSET 0x40000 /* Offset of Environment */
  171. #define CFG_ENV_SECT_SIZE 0x20000 /* Total Size of Environment sector */
  172. #define CFG_ENV_SIZE 0x4000 /* Used Size of Environment sector */
  173. /*-----------------------------------------------------------------------
  174. * Cache Configuration
  175. */
  176. #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  177. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  178. #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  179. #endif
  180. /*-----------------------------------------------------------------------
  181. * SYPCR - System Protection Control 11-9
  182. * SYPCR can only be written once after reset!
  183. *-----------------------------------------------------------------------
  184. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  185. */
  186. #if defined(CONFIG_WATCHDOG)
  187. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  188. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  189. #else
  190. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  191. #endif
  192. /*-----------------------------------------------------------------------
  193. * SIUMCR - SIU Module Configuration 11-6
  194. *-----------------------------------------------------------------------
  195. * PCMCIA config., multi-function pin tri-state
  196. */
  197. #define CFG_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
  198. /*-----------------------------------------------------------------------
  199. * TBSCR - Time Base Status and Control 11-26
  200. *-----------------------------------------------------------------------
  201. * Clear Reference Interrupt Status, Timebase freezing enabled
  202. */
  203. #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBE)
  204. /*-----------------------------------------------------------------------
  205. * RTCSC - Real-Time Clock Status and Control Register 11-27
  206. *-----------------------------------------------------------------------
  207. */
  208. #define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
  209. /*-----------------------------------------------------------------------
  210. * PISCR - Periodic Interrupt Status and Control 11-31
  211. *-----------------------------------------------------------------------
  212. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  213. */
  214. #define CFG_PISCR (PISCR_PS | PISCR_PITF)
  215. /*-----------------------------------------------------------------------
  216. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  217. *-----------------------------------------------------------------------
  218. * Reset PLL lock status sticky bit, timer expired status bit and timer
  219. * interrupt status bit
  220. *
  221. * If this is a 80 MHz CPU, set PLL multiplication factor to 5 (5*16=80)!
  222. */
  223. #ifdef CONFIG_80MHz /* for 80 MHz, we use a 16 MHz clock * 5 */
  224. #define CFG_PLPRCR \
  225. ( (5-1)<<PLPRCR_MF_SHIFT | PLPRCR_TEXPS | PLPRCR_TMIST )
  226. #else /* up to 50 MHz we use a 1:1 clock */
  227. #define CFG_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
  228. #endif /* CONFIG_80MHz */
  229. /*-----------------------------------------------------------------------
  230. * SCCR - System Clock and reset Control Register 15-27
  231. *-----------------------------------------------------------------------
  232. * Set clock output, timebase and RTC source and divider,
  233. * power management and some other internal clocks
  234. */
  235. #define SCCR_MASK SCCR_EBDF11
  236. #define CFG_SCCR (SCCR_TBS | \
  237. SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  238. SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
  239. SCCR_DFALCD00)
  240. /*-----------------------------------------------------------------------
  241. * PCMCIA stuff
  242. *-----------------------------------------------------------------------
  243. *
  244. */
  245. #define CFG_PCMCIA_MEM_ADDR (0xE0000000)
  246. #define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
  247. #define CFG_PCMCIA_DMA_ADDR (0xE4000000)
  248. #define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
  249. #define CFG_PCMCIA_ATTRB_ADDR (0xE8000000)
  250. #define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  251. #define CFG_PCMCIA_IO_ADDR (0xEC000000)
  252. #define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
  253. /*-----------------------------------------------------------------------
  254. * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
  255. *-----------------------------------------------------------------------
  256. */
  257. #if 1
  258. #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
  259. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  260. #undef CONFIG_IDE_LED /* LED for ide not supported */
  261. #undef CONFIG_IDE_RESET /* reset for ide not supported */
  262. #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
  263. #define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
  264. #define CFG_ATA_IDE0_OFFSET 0x0000
  265. #define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR
  266. /* Offset for data I/O */
  267. #define CFG_ATA_DATA_OFFSET (CFG_PCMCIA_MEM_SIZE + 0x320)
  268. /* Offset for normal register accesses */
  269. #define CFG_ATA_REG_OFFSET (2 * CFG_PCMCIA_MEM_SIZE + 0x320)
  270. /* Offset for alternate registers */
  271. #define CFG_ATA_ALT_OFFSET 0x0100
  272. #endif
  273. /*-----------------------------------------------------------------------
  274. *
  275. *-----------------------------------------------------------------------
  276. *
  277. */
  278. #define CFG_DER 0
  279. /*
  280. * Init Memory Controller:
  281. *
  282. * BR0/1 and OR0/1 (FLASH)
  283. */
  284. #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
  285. /* used to re-map FLASH both when starting from SRAM or FLASH:
  286. * restrict access enough to keep SRAM working (if any)
  287. * but not too much to meddle with FLASH accesses
  288. */
  289. #define CFG_REMAP_OR_AM 0x80000000 /* OR addr mask */
  290. #define CFG_PRELIM_OR_AM 0xFF000000 /* OR addr mask */
  291. /*
  292. * FLASH timing:
  293. */
  294. #define CFG_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_SCY_7_CLK | OR_BI)
  295. #define CFG_OR0_REMAP (CFG_REMAP_OR_AM | CFG_OR_TIMING_FLASH)
  296. #define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
  297. #define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_16 | BR_V )
  298. /*
  299. * BR2 and OR2 (SDRAM)
  300. *
  301. */
  302. #define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
  303. #define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
  304. #define CFG_PRELIM_OR2_AM 0xF8000000 /* OR addr mask */
  305. /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
  306. #define CFG_OR_TIMING_SDRAM (OR_ACS_DIV1 | OR_CSNT_SAM | \
  307. OR_SCY_0_CLK | OR_G5LS)
  308. #define CFG_OR2_PRELIM (CFG_PRELIM_OR2_AM | CFG_OR_TIMING_SDRAM )
  309. #define CFG_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  310. /*
  311. * BR3 and OR3 (CAN Controller)
  312. */
  313. #ifdef CONFIG_CAN_DRIVER
  314. #define CFG_CAN_BASE 0xC0000000 /* CAN base address */
  315. #define CFG_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
  316. #define CFG_OR3_CAN (CFG_CAN_OR_AM | OR_G5LA |OR_BI)
  317. #define CFG_BR3_CAN ((CFG_CAN_BASE & BR_BA_MSK) | \
  318. BR_PS_8 | BR_MS_UPMB | BR_V)
  319. #endif /* CONFIG_CAN_DRIVER */
  320. /*
  321. * Memory Periodic Timer Prescaler
  322. *
  323. * The Divider for PTA (refresh timer) configuration is based on an
  324. * example SDRAM configuration (64 MBit, one bank). The adjustment to
  325. * the number of chip selects (NCS) and the actually needed refresh
  326. * rate is done by setting MPTPR.
  327. *
  328. * PTA is calculated from
  329. * PTA = (gclk * Trefresh) / ((2 ^ (2 * DFBRG)) * PTP * NCS)
  330. *
  331. * gclk CPU clock (not bus clock!)
  332. * Trefresh Refresh cycle * 4 (four word bursts used)
  333. *
  334. * 4096 Rows from SDRAM example configuration
  335. * 1000 factor s -> ms
  336. * 32 PTP (pre-divider from MPTPR) from SDRAM example configuration
  337. * 4 Number of refresh cycles per period
  338. * 64 Refresh cycle in ms per number of rows
  339. * --------------------------------------------
  340. * Divider = 4096 * 32 * 1000 / (4 * 64) = 512000
  341. *
  342. * 50 MHz => 50.000.000 / Divider = 98
  343. * 66 Mhz => 66.000.000 / Divider = 129
  344. * 80 Mhz => 80.000.000 / Divider = 156
  345. */
  346. #if defined(CONFIG_80MHz)
  347. #define CFG_MAMR_PTA 156
  348. #elif defined(CONFIG_66MHz)
  349. #define CFG_MAMR_PTA 129
  350. #else /* 50 MHz */
  351. #define CFG_MAMR_PTA 98
  352. #endif /*CONFIG_??MHz */
  353. /*
  354. * For 16 MBit, refresh rates could be 31.3 us
  355. * (= 64 ms / 2K = 125 / quad bursts).
  356. * For a simpler initialization, 15.6 us is used instead.
  357. *
  358. * #define CFG_MPTPR_2BK_2K MPTPR_PTP_DIV32 for 2 banks
  359. * #define CFG_MPTPR_1BK_2K MPTPR_PTP_DIV64 for 1 bank
  360. */
  361. #define CFG_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
  362. #define CFG_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
  363. /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
  364. #define CFG_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
  365. #define CFG_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
  366. /*
  367. * MAMR settings for SDRAM
  368. */
  369. /* 8 column SDRAM */
  370. #define CFG_MAMR_8COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  371. MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
  372. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  373. /* 9 column SDRAM */
  374. #define CFG_MAMR_9COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  375. MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
  376. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  377. /*
  378. * Internal Definitions
  379. *
  380. * Boot Flags
  381. */
  382. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  383. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  384. #endif /* __CONFIG_H */