bf537-pnav.h 4.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172
  1. /*
  2. * U-boot - Configuration file for BF537 PNAV board
  3. */
  4. #ifndef __CONFIG_BF537_PNAV_H__
  5. #define __CONFIG_BF537_PNAV_H__
  6. #include <asm/blackfin-config-pre.h>
  7. /*
  8. * Processor Settings
  9. */
  10. #define CONFIG_BFIN_CPU bf537-0.2
  11. #define CONFIG_BFIN_BOOT_MODE BFIN_BOOT_SPI_MASTER
  12. /*
  13. * Clock Settings
  14. * CCLK = (CLKIN * VCO_MULT) / CCLK_DIV
  15. * SCLK = (CLKIN * VCO_MULT) / SCLK_DIV
  16. */
  17. /* CONFIG_CLKIN_HZ is any value in Hz */
  18. #define CONFIG_CLKIN_HZ 24576000
  19. /* CLKIN_HALF controls the DF bit in PLL_CTL 0 = CLKIN */
  20. /* 1 = CLKIN / 2 */
  21. #define CONFIG_CLKIN_HALF 0
  22. /* PLL_BYPASS controls the BYPASS bit in PLL_CTL 0 = do not bypass */
  23. /* 1 = bypass PLL */
  24. #define CONFIG_PLL_BYPASS 0
  25. /* VCO_MULT controls the MSEL (multiplier) bits in PLL_CTL */
  26. /* Values can range from 0-63 (where 0 means 64) */
  27. #define CONFIG_VCO_MULT 20
  28. /* CCLK_DIV controls the core clock divider */
  29. /* Values can be 1, 2, 4, or 8 ONLY */
  30. #define CONFIG_CCLK_DIV 1
  31. /* SCLK_DIV controls the system clock divider */
  32. /* Values can range from 1-15 */
  33. #define CONFIG_SCLK_DIV 4
  34. /*
  35. * Memory Settings
  36. */
  37. #define CONFIG_MEM_ADD_WDTH 10
  38. #define CONFIG_MEM_SIZE 64
  39. #define CONFIG_EBIU_SDRRC_VAL 0x3b7
  40. #define CONFIG_EBIU_SDGCTL_VAL 0x9111cd
  41. #define CONFIG_EBIU_AMGCTL_VAL 0xFF
  42. #define CONFIG_EBIU_AMBCTL0_VAL 0x7BB033B0
  43. #define CONFIG_EBIU_AMBCTL1_VAL 0xFFC27BB0
  44. #define CONFIG_SYS_MONITOR_LEN (256 * 1024)
  45. #define CONFIG_SYS_MALLOC_LEN (128 * 1024)
  46. /*
  47. * Network Settings
  48. */
  49. #ifndef __ADSPBF534__
  50. #define ADI_CMDS_NETWORK 1
  51. #define CONFIG_BFIN_MAC
  52. #define CONFIG_RMII
  53. #define CONFIG_NET_MULTI 1
  54. #endif
  55. #define CONFIG_HOSTNAME bf537-pnav
  56. /* Uncomment next line to use fixed MAC address */
  57. /* #define CONFIG_ETHADDR 02:80:ad:24:21:18 */
  58. /*
  59. * Flash Settings
  60. */
  61. #define CONFIG_FLASH_CFI_DRIVER
  62. #define CONFIG_SYS_FLASH_BASE 0x20000000
  63. #define CONFIG_SYS_FLASH_CFI
  64. #define CONFIG_SYS_MAX_FLASH_BANKS 1
  65. #define CONFIG_SYS_MAX_FLASH_SECT 71
  66. /*
  67. * SPI Settings
  68. */
  69. #define CONFIG_BFIN_SPI
  70. #define CONFIG_ENV_SPI_MAX_HZ 30000000
  71. #define CONFIG_SF_DEFAULT_HZ 30000000
  72. #define CONFIG_SPI_FLASH
  73. #define CONFIG_SPI_FLASH_STMICRO
  74. /*
  75. * Env Storage Settings
  76. */
  77. #if (CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_SPI_MASTER)
  78. #define ENV_IS_EMBEDDED_CUSTOM
  79. #define CONFIG_ENV_IS_IN_SPI_FLASH
  80. #define CONFIG_ENV_OFFSET 0x4000
  81. #else
  82. #define ENV_IS_EMBEDDED
  83. #define CONFIG_ENV_IS_IN_FLASH 1
  84. #define CONFIG_ENV_ADDR 0x20004000
  85. #define CONFIG_ENV_OFFSET 0x4000
  86. #endif
  87. #define CONFIG_ENV_SIZE 0x1000
  88. #define CONFIG_ENV_SECT_SIZE 0x2000
  89. /*
  90. * NAND Settings
  91. */
  92. #define CONFIG_NAND_PLAT
  93. #define CONFIG_SYS_NAND_BASE 0x20100000
  94. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  95. #define BFIN_NAND_CLE(chip) ((unsigned long)(chip)->IO_ADDR_W | (1 << 2))
  96. #define BFIN_NAND_ALE(chip) ((unsigned long)(chip)->IO_ADDR_W | (1 << 1))
  97. #define BFIN_NAND_READY PF12
  98. #define BFIN_NAND_WRITE(addr, cmd) \
  99. do { \
  100. bfin_write8(addr, cmd); \
  101. SSYNC(); \
  102. } while (0)
  103. #define NAND_PLAT_WRITE_CMD(chip, cmd) BFIN_NAND_WRITE(BFIN_NAND_CLE(chip), cmd)
  104. #define NAND_PLAT_WRITE_ADR(chip, cmd) BFIN_NAND_WRITE(BFIN_NAND_ALE(chip), cmd)
  105. #define NAND_PLAT_DEV_READY(chip) (bfin_read_PORTHIO() & BFIN_NAND_READY)
  106. #define NAND_PLAT_INIT() \
  107. do { \
  108. bfin_write_PORTH_FER(bfin_read_PORTH_FER() & ~BFIN_NAND_READY); \
  109. bfin_write_PORTHIO_DIR(bfin_read_PORTHIO_DIR() & ~BFIN_NAND_READY); \
  110. bfin_write_PORTHIO_INEN(bfin_read_PORTHIO_INEN() | BFIN_NAND_READY); \
  111. } while (0)
  112. /*
  113. * I2C settings
  114. */
  115. #define CONFIG_BFIN_TWI_I2C 1
  116. #define CONFIG_HARD_I2C 1
  117. #define CONFIG_SYS_I2C_SPEED 50000
  118. #define CONFIG_SYS_I2C_SLAVE 0
  119. /*
  120. * Misc Settings
  121. */
  122. #define CONFIG_BAUDRATE 115200
  123. #define CONFIG_MISC_INIT_R
  124. #define CONFIG_RTC_BFIN
  125. #define CONFIG_UART_CONSOLE 0
  126. /* JFFS Partition offset set */
  127. #define CONFIG_SYS_JFFS2_FIRST_BANK 0
  128. #define CONFIG_SYS_JFFS2_NUM_BANKS 1
  129. /* 512k reserved for u-boot */
  130. #define CONFIG_SYS_JFFS2_FIRST_SECTOR 15
  131. #define CONFIG_BOOTCOMMAND "run nandboot"
  132. #define CONFIG_BOOTARGS_ROOT "/dev/mtdblock1 rw rootfstype=yaffs"
  133. /*
  134. * Pull in common ADI header for remaining command/environment setup
  135. */
  136. #include <configs/bfin_adi_common.h>
  137. #include <asm/blackfin-config-post.h>
  138. #endif