vf610twr.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427
  1. /*
  2. * Copyright 2013 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License as
  6. * published by the Free Software Foundation; either version 2 of
  7. * the License, or (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  17. * MA 02111-1307 USA
  18. */
  19. #include <common.h>
  20. #include <asm/io.h>
  21. #include <asm/arch/imx-regs.h>
  22. #include <asm/arch/iomux-vf610.h>
  23. #include <asm/imx-common/iomux-v3.h>
  24. #include <asm/arch/crm_regs.h>
  25. #include <asm/arch/clock.h>
  26. #include <mmc.h>
  27. #include <fsl_esdhc.h>
  28. #include <miiphy.h>
  29. #include <netdev.h>
  30. DECLARE_GLOBAL_DATA_PTR;
  31. #define UART_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
  32. PAD_CTL_DSE_25ohm | PAD_CTL_OBE_IBE_ENABLE)
  33. #define ESDHC_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_HIGH | \
  34. PAD_CTL_DSE_20ohm | PAD_CTL_OBE_IBE_ENABLE)
  35. #define ENET_PAD_CTRL (PAD_CTL_PUS_47K_UP | PAD_CTL_SPEED_HIGH | \
  36. PAD_CTL_DSE_50ohm | PAD_CTL_OBE_IBE_ENABLE)
  37. void setup_iomux_ddr(void)
  38. {
  39. static const iomux_v3_cfg_t ddr_pads[] = {
  40. VF610_PAD_DDR_A15__DDR_A_15,
  41. VF610_PAD_DDR_A15__DDR_A_15,
  42. VF610_PAD_DDR_A14__DDR_A_14,
  43. VF610_PAD_DDR_A13__DDR_A_13,
  44. VF610_PAD_DDR_A12__DDR_A_12,
  45. VF610_PAD_DDR_A11__DDR_A_11,
  46. VF610_PAD_DDR_A10__DDR_A_10,
  47. VF610_PAD_DDR_A9__DDR_A_9,
  48. VF610_PAD_DDR_A8__DDR_A_8,
  49. VF610_PAD_DDR_A7__DDR_A_7,
  50. VF610_PAD_DDR_A6__DDR_A_6,
  51. VF610_PAD_DDR_A5__DDR_A_5,
  52. VF610_PAD_DDR_A4__DDR_A_4,
  53. VF610_PAD_DDR_A3__DDR_A_3,
  54. VF610_PAD_DDR_A2__DDR_A_2,
  55. VF610_PAD_DDR_A1__DDR_A_1,
  56. VF610_PAD_DDR_BA2__DDR_BA_2,
  57. VF610_PAD_DDR_BA1__DDR_BA_1,
  58. VF610_PAD_DDR_BA0__DDR_BA_0,
  59. VF610_PAD_DDR_CAS__DDR_CAS_B,
  60. VF610_PAD_DDR_CKE__DDR_CKE_0,
  61. VF610_PAD_DDR_CLK__DDR_CLK_0,
  62. VF610_PAD_DDR_CS__DDR_CS_B_0,
  63. VF610_PAD_DDR_D15__DDR_D_15,
  64. VF610_PAD_DDR_D14__DDR_D_14,
  65. VF610_PAD_DDR_D13__DDR_D_13,
  66. VF610_PAD_DDR_D12__DDR_D_12,
  67. VF610_PAD_DDR_D11__DDR_D_11,
  68. VF610_PAD_DDR_D10__DDR_D_10,
  69. VF610_PAD_DDR_D9__DDR_D_9,
  70. VF610_PAD_DDR_D8__DDR_D_8,
  71. VF610_PAD_DDR_D7__DDR_D_7,
  72. VF610_PAD_DDR_D6__DDR_D_6,
  73. VF610_PAD_DDR_D5__DDR_D_5,
  74. VF610_PAD_DDR_D4__DDR_D_4,
  75. VF610_PAD_DDR_D3__DDR_D_3,
  76. VF610_PAD_DDR_D2__DDR_D_2,
  77. VF610_PAD_DDR_D1__DDR_D_1,
  78. VF610_PAD_DDR_D0__DDR_D_0,
  79. VF610_PAD_DDR_DQM1__DDR_DQM_1,
  80. VF610_PAD_DDR_DQM0__DDR_DQM_0,
  81. VF610_PAD_DDR_DQS1__DDR_DQS_1,
  82. VF610_PAD_DDR_DQS0__DDR_DQS_0,
  83. VF610_PAD_DDR_RAS__DDR_RAS_B,
  84. VF610_PAD_DDR_WE__DDR_WE_B,
  85. VF610_PAD_DDR_ODT1__DDR_ODT_0,
  86. VF610_PAD_DDR_ODT0__DDR_ODT_1,
  87. };
  88. imx_iomux_v3_setup_multiple_pads(ddr_pads, ARRAY_SIZE(ddr_pads));
  89. }
  90. void ddr_phy_init(void)
  91. {
  92. struct ddrmr_regs *ddrmr = (struct ddrmr_regs *)DDR_BASE_ADDR;
  93. writel(DDRMC_PHY_DQ_TIMING, &ddrmr->phy[0]);
  94. writel(DDRMC_PHY_DQ_TIMING, &ddrmr->phy[16]);
  95. writel(DDRMC_PHY_DQ_TIMING, &ddrmr->phy[32]);
  96. writel(DDRMC_PHY_DQ_TIMING, &ddrmr->phy[48]);
  97. writel(DDRMC_PHY_DQS_TIMING, &ddrmr->phy[1]);
  98. writel(DDRMC_PHY_DQS_TIMING, &ddrmr->phy[17]);
  99. writel(DDRMC_PHY_DQS_TIMING, &ddrmr->phy[33]);
  100. writel(DDRMC_PHY_DQS_TIMING, &ddrmr->phy[49]);
  101. writel(DDRMC_PHY_CTRL, &ddrmr->phy[2]);
  102. writel(DDRMC_PHY_CTRL, &ddrmr->phy[18]);
  103. writel(DDRMC_PHY_CTRL, &ddrmr->phy[34]);
  104. writel(DDRMC_PHY_CTRL, &ddrmr->phy[50]);
  105. writel(DDRMC_PHY_MASTER_CTRL, &ddrmr->phy[3]);
  106. writel(DDRMC_PHY_MASTER_CTRL, &ddrmr->phy[19]);
  107. writel(DDRMC_PHY_MASTER_CTRL, &ddrmr->phy[35]);
  108. writel(DDRMC_PHY_MASTER_CTRL, &ddrmr->phy[51]);
  109. writel(DDRMC_PHY_SLAVE_CTRL, &ddrmr->phy[4]);
  110. writel(DDRMC_PHY_SLAVE_CTRL, &ddrmr->phy[20]);
  111. writel(DDRMC_PHY_SLAVE_CTRL, &ddrmr->phy[36]);
  112. writel(DDRMC_PHY_SLAVE_CTRL, &ddrmr->phy[52]);
  113. writel(DDRMC_PHY50_DDR3_MODE | DDRMC_PHY50_EN_SW_HALF_CYCLE,
  114. &ddrmr->phy[50]);
  115. }
  116. void ddr_ctrl_init(void)
  117. {
  118. struct ddrmr_regs *ddrmr = (struct ddrmr_regs *)DDR_BASE_ADDR;
  119. writel(DDRMC_CR00_DRAM_CLASS_DDR3, &ddrmr->cr[0]);
  120. writel(DDRMC_CR02_DRAM_TINIT(32), &ddrmr->cr[2]);
  121. writel(DDRMC_CR10_TRST_PWRON(124), &ddrmr->cr[10]);
  122. writel(DDRMC_CR11_CKE_INACTIVE(80000), &ddrmr->cr[11]);
  123. writel(DDRMC_CR12_WRLAT(5) | DDRMC_CR12_CASLAT_LIN(12), &ddrmr->cr[12]);
  124. writel(DDRMC_CR13_TRC(21) | DDRMC_CR13_TRRD(4) | DDRMC_CR13_TCCD(4) |
  125. DDRMC_CR13_TBST_INT_INTERVAL(4), &ddrmr->cr[13]);
  126. writel(DDRMC_CR14_TFAW(20) | DDRMC_CR14_TRP(6) | DDRMC_CR14_TWTR(4) |
  127. DDRMC_CR14_TRAS_MIN(15), &ddrmr->cr[14]);
  128. writel(DDRMC_CR16_TMRD(4) | DDRMC_CR16_TRTP(4), &ddrmr->cr[16]);
  129. writel(DDRMC_CR17_TRAS_MAX(28080) | DDRMC_CR17_TMOD(12),
  130. &ddrmr->cr[17]);
  131. writel(DDRMC_CR18_TCKESR(4) | DDRMC_CR18_TCKE(3), &ddrmr->cr[18]);
  132. writel(DDRMC_CR20_AP_EN, &ddrmr->cr[20]);
  133. writel(DDRMC_CR21_TRCD_INT(6) | DDRMC_CR21_TRAS_LOCKOUT |
  134. DDRMC_CR21_CCMAP_EN, &ddrmr->cr[21]);
  135. writel(DDRMC_CR22_TDAL(11), &ddrmr->cr[22]);
  136. writel(DDRMC_CR23_BSTLEN(3) | DDRMC_CR23_TDLL(512), &ddrmr->cr[23]);
  137. writel(DDRMC_CR24_TRP_AB(6), &ddrmr->cr[24]);
  138. writel(DDRMC_CR25_TREF_EN, &ddrmr->cr[25]);
  139. writel(DDRMC_CR26_TREF(3112) | DDRMC_CR26_TRFC(44), &ddrmr->cr[26]);
  140. writel(DDRMC_CR28_TREF_INT(5), &ddrmr->cr[28]);
  141. writel(DDRMC_CR29_TPDEX(3), &ddrmr->cr[29]);
  142. writel(DDRMC_CR30_TXPDLL(10), &ddrmr->cr[30]);
  143. writel(DDRMC_CR31_TXSNR(68) | DDRMC_CR31_TXSR(512), &ddrmr->cr[31]);
  144. writel(DDRMC_CR33_EN_QK_SREF, &ddrmr->cr[33]);
  145. writel(DDRMC_CR34_CKSRX(5) | DDRMC_CR34_CKSRE(5), &ddrmr->cr[34]);
  146. writel(DDRMC_CR38_FREQ_CHG_EN, &ddrmr->cr[38]);
  147. writel(DDRMC_CR39_PHY_INI_COM(1024) | DDRMC_CR39_PHY_INI_STA(16) |
  148. DDRMC_CR39_FRQ_CH_DLLOFF(2), &ddrmr->cr[39]);
  149. writel(DDRMC_CR41_PHY_INI_STRT_INI_DIS, &ddrmr->cr[41]);
  150. writel(DDRMC_CR48_MR1_DA_0(70) | DDRMC_CR48_MR0_DA_0(1056),
  151. &ddrmr->cr[48]);
  152. writel(DDRMC_CR66_ZQCL(256) | DDRMC_CR66_ZQINIT(512), &ddrmr->cr[66]);
  153. writel(DDRMC_CR67_ZQCS(64), &ddrmr->cr[67]);
  154. writel(DDRMC_CR69_ZQ_ON_SREF_EX(2), &ddrmr->cr[69]);
  155. writel(DDRMC_CR70_REF_PER_ZQ(64), &ddrmr->cr[70]);
  156. writel(DDRMC_CR72_ZQCS_ROTATE, &ddrmr->cr[72]);
  157. writel(DDRMC_CR73_APREBIT(10) | DDRMC_CR73_COL_DIFF(1) |
  158. DDRMC_CR73_ROW_DIFF(3), &ddrmr->cr[73]);
  159. writel(DDRMC_CR74_BANKSPLT_EN | DDRMC_CR74_ADDR_CMP_EN |
  160. DDRMC_CR74_CMD_AGE_CNT(255) | DDRMC_CR74_AGE_CNT(255),
  161. &ddrmr->cr[74]);
  162. writel(DDRMC_CR75_RW_PG_EN | DDRMC_CR75_RW_EN | DDRMC_CR75_PRI_EN |
  163. DDRMC_CR75_PLEN, &ddrmr->cr[75]);
  164. writel(DDRMC_CR76_NQENT_ACTDIS(3) | DDRMC_CR76_D_RW_G_BKCN(3) |
  165. DDRMC_CR76_W2R_SPLT_EN | DDRMC_CR76_CS_EN, &ddrmr->cr[76]);
  166. writel(DDRMC_CR77_CS_MAP | DDRMC_CR77_DI_RD_INTLEAVE |
  167. DDRMC_CR77_SWAP_EN, &ddrmr->cr[77]);
  168. writel(DDRMC_CR78_BUR_ON_FLY_BIT(12), &ddrmr->cr[78]);
  169. writel(DDRMC_CR79_CTLUPD_AREF, &ddrmr->cr[79]);
  170. writel(DDRMC_CR82_INT_MASK, &ddrmr->cr[82]);
  171. writel(DDRMC_CR87_ODT_WR_MAPCS0 | DDRMC_CR87_ODT_RD_MAPCS0,
  172. &ddrmr->cr[87]);
  173. writel(DDRMC_CR88_TODTL_CMD(4), &ddrmr->cr[88]);
  174. writel(DDRMC_CR89_AODT_RWSMCS(2), &ddrmr->cr[89]);
  175. writel(DDRMC_CR91_R2W_SMCSDL(2), &ddrmr->cr[91]);
  176. writel(DDRMC_CR96_WLMRD(40) | DDRMC_CR96_WLDQSEN(25), &ddrmr->cr[96]);
  177. writel(DDRMC_CR105_RDLVL_DL_0(32), &ddrmr->cr[105]);
  178. writel(DDRMC_CR110_RDLVL_DL_1(32), &ddrmr->cr[110]);
  179. writel(DDRMC_CR114_RDLVL_GTDL_2(8224), &ddrmr->cr[114]);
  180. writel(DDRMC_CR117_AXI0_W_PRI(1) | DDRMC_CR117_AXI0_R_PRI(1),
  181. &ddrmr->cr[117]);
  182. writel(DDRMC_CR118_AXI1_W_PRI(1) | DDRMC_CR118_AXI1_R_PRI(1),
  183. &ddrmr->cr[118]);
  184. writel(DDRMC_CR120_AXI0_PRI1_RPRI(2) | DDRMC_CR120_AXI0_PRI0_RPRI(2),
  185. &ddrmr->cr[120]);
  186. writel(DDRMC_CR121_AXI0_PRI3_RPRI(2) | DDRMC_CR121_AXI0_PRI2_RPRI(2),
  187. &ddrmr->cr[121]);
  188. writel(DDRMC_CR122_AXI1_PRI1_RPRI(1) | DDRMC_CR122_AXI1_PRI0_RPRI(1) |
  189. DDRMC_CR122_AXI0_PRIRLX(100), &ddrmr->cr[122]);
  190. writel(DDRMC_CR123_AXI1_PRI3_RPRI(1) | DDRMC_CR123_AXI1_PRI2_RPRI(1),
  191. &ddrmr->cr[123]);
  192. writel(DDRMC_CR124_AXI1_PRIRLX(100), &ddrmr->cr[124]);
  193. writel(DDRMC_CR126_PHY_RDLAT(11), &ddrmr->cr[126]);
  194. writel(DDRMC_CR132_WRLAT_ADJ(5) | DDRMC_CR132_RDLAT_ADJ(6),
  195. &ddrmr->cr[132]);
  196. writel(DDRMC_CR139_PHY_WRLV_RESPLAT(4) | DDRMC_CR139_PHY_WRLV_LOAD(7) |
  197. DDRMC_CR139_PHY_WRLV_DLL(3) | DDRMC_CR139_PHY_WRLV_EN(3),
  198. &ddrmr->cr[139]);
  199. writel(DDRMC_CR154_PAD_ZQ_EARLY_CMP_EN_TIMER(13) |
  200. DDRMC_CR154_PAD_ZQ_MODE(1), &ddrmr->cr[154]);
  201. writel(DDRMC_CR155_AXI0_AWCACHE | DDRMC_CR155_PAD_ODT_BYTE1(2),
  202. &ddrmr->cr[155]);
  203. writel(DDRMC_CR158_TWR(6), &ddrmr->cr[158]);
  204. ddr_phy_init();
  205. writel(DDRMC_CR00_DRAM_CLASS_DDR3 | DDRMC_CR00_START, &ddrmr->cr[0]);
  206. udelay(200);
  207. }
  208. int dram_init(void)
  209. {
  210. setup_iomux_ddr();
  211. ddr_ctrl_init();
  212. gd->ram_size = get_ram_size((void *)PHYS_SDRAM, PHYS_SDRAM_SIZE);
  213. return 0;
  214. }
  215. static void setup_iomux_uart(void)
  216. {
  217. static const iomux_v3_cfg_t uart1_pads[] = {
  218. NEW_PAD_CTRL(VF610_PAD_PTB4__UART1_TX, UART_PAD_CTRL),
  219. NEW_PAD_CTRL(VF610_PAD_PTB5__UART1_RX, UART_PAD_CTRL),
  220. };
  221. imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads));
  222. }
  223. static void setup_iomux_enet(void)
  224. {
  225. static const iomux_v3_cfg_t enet0_pads[] = {
  226. NEW_PAD_CTRL(VF610_PAD_PTA6__RMII0_CLKIN, ENET_PAD_CTRL),
  227. NEW_PAD_CTRL(VF610_PAD_PTC1__RMII0_MDIO, ENET_PAD_CTRL),
  228. NEW_PAD_CTRL(VF610_PAD_PTC0__RMII0_MDC, ENET_PAD_CTRL),
  229. NEW_PAD_CTRL(VF610_PAD_PTC2__RMII0_CRS_DV, ENET_PAD_CTRL),
  230. NEW_PAD_CTRL(VF610_PAD_PTC3__RMII0_RD1, ENET_PAD_CTRL),
  231. NEW_PAD_CTRL(VF610_PAD_PTC4__RMII0_RD0, ENET_PAD_CTRL),
  232. NEW_PAD_CTRL(VF610_PAD_PTC5__RMII0_RXER, ENET_PAD_CTRL),
  233. NEW_PAD_CTRL(VF610_PAD_PTC6__RMII0_TD1, ENET_PAD_CTRL),
  234. NEW_PAD_CTRL(VF610_PAD_PTC7__RMII0_TD0, ENET_PAD_CTRL),
  235. NEW_PAD_CTRL(VF610_PAD_PTC8__RMII0_TXEN, ENET_PAD_CTRL),
  236. };
  237. imx_iomux_v3_setup_multiple_pads(enet0_pads, ARRAY_SIZE(enet0_pads));
  238. }
  239. #ifdef CONFIG_FSL_ESDHC
  240. struct fsl_esdhc_cfg esdhc_cfg[1] = {
  241. {ESDHC1_BASE_ADDR},
  242. };
  243. int board_mmc_getcd(struct mmc *mmc)
  244. {
  245. /* eSDHC1 is always present */
  246. return 1;
  247. }
  248. int board_mmc_init(bd_t *bis)
  249. {
  250. static const iomux_v3_cfg_t esdhc1_pads[] = {
  251. NEW_PAD_CTRL(VF610_PAD_PTA24__ESDHC1_CLK, ESDHC_PAD_CTRL),
  252. NEW_PAD_CTRL(VF610_PAD_PTA25__ESDHC1_CMD, ESDHC_PAD_CTRL),
  253. NEW_PAD_CTRL(VF610_PAD_PTA26__ESDHC1_DAT0, ESDHC_PAD_CTRL),
  254. NEW_PAD_CTRL(VF610_PAD_PTA27__ESDHC1_DAT1, ESDHC_PAD_CTRL),
  255. NEW_PAD_CTRL(VF610_PAD_PTA28__ESDHC1_DAT2, ESDHC_PAD_CTRL),
  256. NEW_PAD_CTRL(VF610_PAD_PTA29__ESDHC1_DAT3, ESDHC_PAD_CTRL),
  257. };
  258. esdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
  259. imx_iomux_v3_setup_multiple_pads(
  260. esdhc1_pads, ARRAY_SIZE(esdhc1_pads));
  261. return fsl_esdhc_initialize(bis, &esdhc_cfg[0]);
  262. }
  263. #endif
  264. static void clock_init(void)
  265. {
  266. struct ccm_reg *ccm = (struct ccm_reg *)CCM_BASE_ADDR;
  267. struct anadig_reg *anadig = (struct anadig_reg *)ANADIG_BASE_ADDR;
  268. clrsetbits_le32(&ccm->ccgr0, CCM_REG_CTRL_MASK,
  269. CCM_CCGR0_UART1_CTRL_MASK);
  270. clrsetbits_le32(&ccm->ccgr1, CCM_REG_CTRL_MASK,
  271. CCM_CCGR1_PIT_CTRL_MASK | CCM_CCGR1_WDOGA5_CTRL_MASK);
  272. clrsetbits_le32(&ccm->ccgr2, CCM_REG_CTRL_MASK,
  273. CCM_CCGR2_IOMUXC_CTRL_MASK | CCM_CCGR2_PORTA_CTRL_MASK |
  274. CCM_CCGR2_PORTB_CTRL_MASK | CCM_CCGR2_PORTC_CTRL_MASK |
  275. CCM_CCGR2_PORTD_CTRL_MASK | CCM_CCGR2_PORTE_CTRL_MASK);
  276. clrsetbits_le32(&ccm->ccgr3, CCM_REG_CTRL_MASK,
  277. CCM_CCGR3_ANADIG_CTRL_MASK);
  278. clrsetbits_le32(&ccm->ccgr4, CCM_REG_CTRL_MASK,
  279. CCM_CCGR4_WKUP_CTRL_MASK | CCM_CCGR4_CCM_CTRL_MASK |
  280. CCM_CCGR4_GPC_CTRL_MASK);
  281. clrsetbits_le32(&ccm->ccgr6, CCM_REG_CTRL_MASK,
  282. CCM_CCGR6_OCOTP_CTRL_MASK | CCM_CCGR6_DDRMC_CTRL_MASK);
  283. clrsetbits_le32(&ccm->ccgr7, CCM_REG_CTRL_MASK,
  284. CCM_CCGR7_SDHC1_CTRL_MASK);
  285. clrsetbits_le32(&ccm->ccgr9, CCM_REG_CTRL_MASK,
  286. CCM_CCGR9_FEC0_CTRL_MASK | CCM_CCGR9_FEC1_CTRL_MASK);
  287. clrsetbits_le32(&anadig->pll2_ctrl, ANADIG_PLL2_CTRL_POWERDOWN,
  288. ANADIG_PLL2_CTRL_ENABLE | ANADIG_PLL2_CTRL_DIV_SELECT);
  289. clrsetbits_le32(&anadig->pll1_ctrl, ANADIG_PLL1_CTRL_POWERDOWN,
  290. ANADIG_PLL1_CTRL_ENABLE | ANADIG_PLL1_CTRL_DIV_SELECT);
  291. clrsetbits_le32(&ccm->ccr, CCM_CCR_OSCNT_MASK,
  292. CCM_CCR_FIRC_EN | CCM_CCR_OSCNT(5));
  293. clrsetbits_le32(&ccm->ccsr, CCM_REG_CTRL_MASK,
  294. CCM_CCSR_PLL1_PFD_CLK_SEL(3) | CCM_CCSR_PLL2_PFD4_EN |
  295. CCM_CCSR_PLL2_PFD3_EN | CCM_CCSR_PLL2_PFD2_EN |
  296. CCM_CCSR_PLL2_PFD1_EN | CCM_CCSR_PLL1_PFD4_EN |
  297. CCM_CCSR_PLL1_PFD3_EN | CCM_CCSR_PLL1_PFD2_EN |
  298. CCM_CCSR_PLL1_PFD1_EN | CCM_CCSR_DDRC_CLK_SEL(1) |
  299. CCM_CCSR_FAST_CLK_SEL(1) | CCM_CCSR_SYS_CLK_SEL(4));
  300. clrsetbits_le32(&ccm->cacrr, CCM_REG_CTRL_MASK,
  301. CCM_CACRR_IPG_CLK_DIV(1) | CCM_CACRR_BUS_CLK_DIV(2) |
  302. CCM_CACRR_ARM_CLK_DIV(0));
  303. clrsetbits_le32(&ccm->cscmr1, CCM_REG_CTRL_MASK,
  304. CCM_CSCMR1_ESDHC1_CLK_SEL(3));
  305. clrsetbits_le32(&ccm->cscdr1, CCM_REG_CTRL_MASK,
  306. CCM_CSCDR1_RMII_CLK_EN);
  307. clrsetbits_le32(&ccm->cscdr2, CCM_REG_CTRL_MASK,
  308. CCM_CSCDR2_ESDHC1_EN | CCM_CSCDR2_ESDHC1_CLK_DIV(0));
  309. clrsetbits_le32(&ccm->cscmr2, CCM_REG_CTRL_MASK,
  310. CCM_CSCMR2_RMII_CLK_SEL(0));
  311. }
  312. static void mscm_init(void)
  313. {
  314. struct mscm_ir *mscmir = (struct mscm_ir *)MSCM_IR_BASE_ADDR;
  315. int i;
  316. for (i = 0; i < MSCM_IRSPRC_NUM; i++)
  317. writew(MSCM_IRSPRC_CP0_EN, &mscmir->irsprc[i]);
  318. }
  319. int board_phy_config(struct phy_device *phydev)
  320. {
  321. if (phydev->drv->config)
  322. phydev->drv->config(phydev);
  323. return 0;
  324. }
  325. int board_early_init_f(void)
  326. {
  327. clock_init();
  328. mscm_init();
  329. setup_iomux_uart();
  330. setup_iomux_enet();
  331. return 0;
  332. }
  333. int board_init(void)
  334. {
  335. /* address of boot parameters */
  336. gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
  337. return 0;
  338. }
  339. int checkboard(void)
  340. {
  341. puts("Board: vf610twr\n");
  342. return 0;
  343. }
  344. #ifdef CONFIG_IMX_UDC
  345. void udc_pins_setting(void)
  346. {
  347. imx_iomux_v3_setup_pad(MX6X_IOMUX(PAD_ENET_RX_ER__ANATOP_USBOTG_ID));
  348. imx_iomux_v3_setup_pad(MX6X_IOMUX(PAD_EIM_D22__GPIO_3_22));
  349. imx_iomux_v3_setup_pad(MX6X_IOMUX(PAD_ENET_TXD1__GPIO_1_29));
  350. /* USB_OTG_PWR = 0 */
  351. gpio_direction_output(USB_OTG_PWR, 0);
  352. /* USB_H1_POWER = 1 */
  353. gpio_direction_output(USB_H1_POWER, 1);
  354. imx_iomux_set_gpr_register(1, 13, 1, 0);
  355. }
  356. #endif