mpc8536ds.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690
  1. /*
  2. * Copyright 2008 Freescale Semiconductor.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <command.h>
  24. #include <pci.h>
  25. #include <asm/processor.h>
  26. #include <asm/mmu.h>
  27. #include <asm/cache.h>
  28. #include <asm/immap_85xx.h>
  29. #include <asm/fsl_pci.h>
  30. #include <asm/fsl_ddr_sdram.h>
  31. #include <asm/io.h>
  32. #include <spd.h>
  33. #include <miiphy.h>
  34. #include <libfdt.h>
  35. #include <spd_sdram.h>
  36. #include <fdt_support.h>
  37. #include <tsec.h>
  38. #include <netdev.h>
  39. #include <sata.h>
  40. #include "../common/pixis.h"
  41. #include "../common/sgmii_riser.h"
  42. phys_size_t fixed_sdram(void);
  43. int board_early_init_f (void)
  44. {
  45. #ifdef CONFIG_MMC
  46. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  47. setbits_be32(&gur->pmuxcr,
  48. (MPC85xx_PMUXCR_SD_DATA |
  49. MPC85xx_PMUXCR_SDHC_CD |
  50. MPC85xx_PMUXCR_SDHC_WP));
  51. #endif
  52. return 0;
  53. }
  54. int checkboard (void)
  55. {
  56. u8 vboot;
  57. u8 *pixis_base = (u8 *)PIXIS_BASE;
  58. puts("Board: MPC8536DS ");
  59. #ifdef CONFIG_PHYS_64BIT
  60. puts("(36-bit addrmap) ");
  61. #endif
  62. printf ("Sys ID: 0x%02x, "
  63. "Sys Ver: 0x%02x, FPGA Ver: 0x%02x, ",
  64. in_8(pixis_base + PIXIS_ID), in_8(pixis_base + PIXIS_VER),
  65. in_8(pixis_base + PIXIS_PVER));
  66. vboot = in_8(pixis_base + PIXIS_VBOOT);
  67. switch ((vboot & PIXIS_VBOOT_LBMAP) >> 5) {
  68. case PIXIS_VBOOT_LBMAP_NOR0:
  69. puts ("vBank: 0\n");
  70. break;
  71. case PIXIS_VBOOT_LBMAP_NOR1:
  72. puts ("vBank: 1\n");
  73. break;
  74. case PIXIS_VBOOT_LBMAP_NOR2:
  75. puts ("vBank: 2\n");
  76. break;
  77. case PIXIS_VBOOT_LBMAP_NOR3:
  78. puts ("vBank: 3\n");
  79. break;
  80. case PIXIS_VBOOT_LBMAP_PJET:
  81. puts ("Promjet\n");
  82. break;
  83. case PIXIS_VBOOT_LBMAP_NAND:
  84. puts ("NAND\n");
  85. break;
  86. }
  87. return 0;
  88. }
  89. phys_size_t
  90. initdram(int board_type)
  91. {
  92. phys_size_t dram_size = 0;
  93. puts("Initializing....");
  94. #ifdef CONFIG_SPD_EEPROM
  95. dram_size = fsl_ddr_sdram();
  96. #else
  97. dram_size = fixed_sdram();
  98. #endif
  99. dram_size = setup_ddr_tlbs(dram_size / 0x100000);
  100. dram_size *= 0x100000;
  101. puts(" DDR: ");
  102. return dram_size;
  103. }
  104. #if !defined(CONFIG_SPD_EEPROM)
  105. /*
  106. * Fixed sdram init -- doesn't use serial presence detect.
  107. */
  108. phys_size_t fixed_sdram (void)
  109. {
  110. volatile immap_t *immap = (immap_t *)CONFIG_SYS_IMMR;
  111. volatile ccsr_ddr_t *ddr= &immap->im_ddr;
  112. uint d_init;
  113. ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS;
  114. ddr->cs0_config = CONFIG_SYS_DDR_CS0_CONFIG;
  115. ddr->timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
  116. ddr->timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
  117. ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
  118. ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
  119. ddr->sdram_mode = CONFIG_SYS_DDR_MODE_1;
  120. ddr->sdram_mode_2 = CONFIG_SYS_DDR_MODE_2;
  121. ddr->sdram_interval = CONFIG_SYS_DDR_INTERVAL;
  122. ddr->sdram_data_init = CONFIG_SYS_DDR_DATA_INIT;
  123. ddr->sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL;
  124. ddr->sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL2;
  125. #if defined (CONFIG_DDR_ECC)
  126. ddr->err_int_en = CONFIG_SYS_DDR_ERR_INT_EN;
  127. ddr->err_disable = CONFIG_SYS_DDR_ERR_DIS;
  128. ddr->err_sbe = CONFIG_SYS_DDR_SBE;
  129. #endif
  130. asm("sync;isync");
  131. udelay(500);
  132. ddr->sdram_cfg = CONFIG_SYS_DDR_CONTROL;
  133. #if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  134. d_init = 1;
  135. debug("DDR - 1st controller: memory initializing\n");
  136. /*
  137. * Poll until memory is initialized.
  138. * 512 Meg at 400 might hit this 200 times or so.
  139. */
  140. while ((ddr->sdram_cfg_2 & (d_init << 4)) != 0) {
  141. udelay(1000);
  142. }
  143. debug("DDR: memory initialized\n\n");
  144. asm("sync; isync");
  145. udelay(500);
  146. #endif
  147. return 512 * 1024 * 1024;
  148. }
  149. #endif
  150. #ifdef CONFIG_PCI1
  151. static struct pci_controller pci1_hose;
  152. #endif
  153. #ifdef CONFIG_PCIE1
  154. static struct pci_controller pcie1_hose;
  155. #endif
  156. #ifdef CONFIG_PCIE2
  157. static struct pci_controller pcie2_hose;
  158. #endif
  159. #ifdef CONFIG_PCIE3
  160. static struct pci_controller pcie3_hose;
  161. #endif
  162. int first_free_busno=0;
  163. void
  164. pci_init_board(void)
  165. {
  166. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  167. uint devdisr = gur->devdisr;
  168. uint sdrs2_io_sel =
  169. (gur->pordevsr & MPC85xx_PORDEVSR_SRDS2_IO_SEL) >> 27;
  170. uint io_sel = (gur->pordevsr & MPC85xx_PORDEVSR_IO_SEL) >> 19;
  171. uint host_agent = (gur->porbmsr & MPC85xx_PORBMSR_HA) >> 16;
  172. debug(" pci_init_board: devdisr=%x, sdrs2_io_sel=%x, io_sel=%x,\
  173. host_agent=%x\n", devdisr, sdrs2_io_sel, io_sel, host_agent);
  174. if (sdrs2_io_sel == 7)
  175. printf(" Serdes2 disalbed\n");
  176. else if (sdrs2_io_sel == 4) {
  177. printf(" eTSEC1 is in sgmii mode.\n");
  178. printf(" eTSEC3 is in sgmii mode.\n");
  179. } else if (sdrs2_io_sel == 6)
  180. printf(" eTSEC1 is in sgmii mode.\n");
  181. #ifdef CONFIG_PCIE3
  182. {
  183. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE3_ADDR;
  184. struct pci_controller *hose = &pcie3_hose;
  185. int pcie_ep = (host_agent == 1);
  186. int pcie_configured = (io_sel == 7);
  187. struct pci_region *r = hose->regions;
  188. if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE)){
  189. printf ("\n PCIE3 connected to Slot3 as %s (base address %x)",
  190. pcie_ep ? "End Point" : "Root Complex",
  191. (uint)pci);
  192. if (pci->pme_msg_det) {
  193. pci->pme_msg_det = 0xffffffff;
  194. debug (" with errors. Clearing. Now 0x%08x",pci->pme_msg_det);
  195. }
  196. printf ("\n");
  197. /* outbound memory */
  198. pci_set_region(r++,
  199. CONFIG_SYS_PCIE3_MEM_BUS,
  200. CONFIG_SYS_PCIE3_MEM_PHYS,
  201. CONFIG_SYS_PCIE3_MEM_SIZE,
  202. PCI_REGION_MEM);
  203. /* outbound io */
  204. pci_set_region(r++,
  205. CONFIG_SYS_PCIE3_IO_BUS,
  206. CONFIG_SYS_PCIE3_IO_PHYS,
  207. CONFIG_SYS_PCIE3_IO_SIZE,
  208. PCI_REGION_IO);
  209. hose->region_count = r - hose->regions;
  210. hose->first_busno=first_free_busno;
  211. fsl_pci_init(hose, (u32)&pci->cfg_addr, (u32)&pci->cfg_data);
  212. first_free_busno=hose->last_busno+1;
  213. printf (" PCIE3 on bus %02x - %02x\n",
  214. hose->first_busno,hose->last_busno);
  215. } else {
  216. printf (" PCIE3: disabled\n");
  217. }
  218. }
  219. #else
  220. gur->devdisr |= MPC85xx_DEVDISR_PCIE3; /* disable */
  221. #endif
  222. #ifdef CONFIG_PCIE1
  223. {
  224. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE1_ADDR;
  225. struct pci_controller *hose = &pcie1_hose;
  226. int pcie_ep = (host_agent == 5);
  227. int pcie_configured = (io_sel == 2 || io_sel == 3
  228. || io_sel == 5 || io_sel == 7);
  229. struct pci_region *r = hose->regions;
  230. if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE)){
  231. printf ("\n PCIE1 connected to Slot1 as %s (base address %x)",
  232. pcie_ep ? "End Point" : "Root Complex",
  233. (uint)pci);
  234. if (pci->pme_msg_det) {
  235. pci->pme_msg_det = 0xffffffff;
  236. debug (" with errors. Clearing. Now 0x%08x",pci->pme_msg_det);
  237. }
  238. printf ("\n");
  239. /* outbound memory */
  240. pci_set_region(r++,
  241. CONFIG_SYS_PCIE1_MEM_BUS,
  242. CONFIG_SYS_PCIE1_MEM_PHYS,
  243. CONFIG_SYS_PCIE1_MEM_SIZE,
  244. PCI_REGION_MEM);
  245. /* outbound io */
  246. pci_set_region(r++,
  247. CONFIG_SYS_PCIE1_IO_BUS,
  248. CONFIG_SYS_PCIE1_IO_PHYS,
  249. CONFIG_SYS_PCIE1_IO_SIZE,
  250. PCI_REGION_IO);
  251. #ifdef CONFIG_SYS_PCIE1_MEM_BUS2
  252. /* outbound memory */
  253. pci_set_region(r++,
  254. CONFIG_SYS_PCIE1_MEM_BUS2,
  255. CONFIG_SYS_PCIE1_MEM_PHYS2,
  256. CONFIG_SYS_PCIE1_MEM_SIZE2,
  257. PCI_REGION_MEM);
  258. #endif
  259. hose->region_count = r - hose->regions;
  260. hose->first_busno=first_free_busno;
  261. fsl_pci_init(hose, (u32)&pci->cfg_addr, (u32)&pci->cfg_data);
  262. first_free_busno=hose->last_busno+1;
  263. printf(" PCIE1 on bus %02x - %02x\n",
  264. hose->first_busno,hose->last_busno);
  265. } else {
  266. printf (" PCIE1: disabled\n");
  267. }
  268. }
  269. #else
  270. gur->devdisr |= MPC85xx_DEVDISR_PCIE; /* disable */
  271. #endif
  272. #ifdef CONFIG_PCIE2
  273. {
  274. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE2_ADDR;
  275. struct pci_controller *hose = &pcie2_hose;
  276. int pcie_ep = (host_agent == 3);
  277. int pcie_configured = (io_sel == 5 || io_sel == 7);
  278. struct pci_region *r = hose->regions;
  279. if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE)){
  280. printf ("\n PCIE2 connected to Slot 2 as %s (base address %x)",
  281. pcie_ep ? "End Point" : "Root Complex",
  282. (uint)pci);
  283. if (pci->pme_msg_det) {
  284. pci->pme_msg_det = 0xffffffff;
  285. debug (" with errors. Clearing. Now 0x%08x",pci->pme_msg_det);
  286. }
  287. printf ("\n");
  288. /* outbound memory */
  289. pci_set_region(r++,
  290. CONFIG_SYS_PCIE2_MEM_BUS,
  291. CONFIG_SYS_PCIE2_MEM_PHYS,
  292. CONFIG_SYS_PCIE2_MEM_SIZE,
  293. PCI_REGION_MEM);
  294. /* outbound io */
  295. pci_set_region(r++,
  296. CONFIG_SYS_PCIE2_IO_BUS,
  297. CONFIG_SYS_PCIE2_IO_PHYS,
  298. CONFIG_SYS_PCIE2_IO_SIZE,
  299. PCI_REGION_IO);
  300. #ifdef CONFIG_SYS_PCIE2_MEM_BUS2
  301. /* outbound memory */
  302. pci_set_region(r++,
  303. CONFIG_SYS_PCIE2_MEM_BUS2,
  304. CONFIG_SYS_PCIE2_MEM_PHYS2,
  305. CONFIG_SYS_PCIE2_MEM_SIZE2,
  306. PCI_REGION_MEM);
  307. #endif
  308. hose->region_count = r - hose->regions;
  309. hose->first_busno=first_free_busno;
  310. fsl_pci_init(hose, (u32)&pci->cfg_addr, (u32)&pci->cfg_data);
  311. first_free_busno=hose->last_busno+1;
  312. printf (" PCIE2 on bus %02x - %02x\n",
  313. hose->first_busno,hose->last_busno);
  314. } else {
  315. printf (" PCIE2: disabled\n");
  316. }
  317. }
  318. #else
  319. gur->devdisr |= MPC85xx_DEVDISR_PCIE2; /* disable */
  320. #endif
  321. #ifdef CONFIG_PCI1
  322. {
  323. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCI1_ADDR;
  324. struct pci_controller *hose = &pci1_hose;
  325. struct pci_region *r = hose->regions;
  326. uint pci_agent = (host_agent == 6);
  327. uint pci_speed = 66666000; /*get_clock_freq (); PCI PSPEED in [4:5] */
  328. uint pci_32 = 1;
  329. uint pci_arb = gur->pordevsr & MPC85xx_PORDEVSR_PCI1_ARB; /* PORDEVSR[14] */
  330. uint pci_clk_sel = gur->porpllsr & MPC85xx_PORDEVSR_PCI1_SPD; /* PORPLLSR[16] */
  331. if (!(devdisr & MPC85xx_DEVDISR_PCI1)) {
  332. printf ("\n PCI: %d bit, %s MHz, %s, %s, %s (base address %x)\n",
  333. (pci_32) ? 32 : 64,
  334. (pci_speed == 33333000) ? "33" :
  335. (pci_speed == 66666000) ? "66" : "unknown",
  336. pci_clk_sel ? "sync" : "async",
  337. pci_agent ? "agent" : "host",
  338. pci_arb ? "arbiter" : "external-arbiter",
  339. (uint)pci
  340. );
  341. /* outbound memory */
  342. pci_set_region(r++,
  343. CONFIG_SYS_PCI1_MEM_BUS,
  344. CONFIG_SYS_PCI1_MEM_PHYS,
  345. CONFIG_SYS_PCI1_MEM_SIZE,
  346. PCI_REGION_MEM);
  347. /* outbound io */
  348. pci_set_region(r++,
  349. CONFIG_SYS_PCI1_IO_BUS,
  350. CONFIG_SYS_PCI1_IO_PHYS,
  351. CONFIG_SYS_PCI1_IO_SIZE,
  352. PCI_REGION_IO);
  353. #ifdef CONFIG_SYS_PCI1_MEM_BUS2
  354. /* outbound memory */
  355. pci_set_region(r++,
  356. CONFIG_SYS_PCI1_MEM_BUS2,
  357. CONFIG_SYS_PCI1_MEM_PHYS2,
  358. CONFIG_SYS_PCI1_MEM_SIZE2,
  359. PCI_REGION_MEM);
  360. #endif
  361. hose->region_count = r - hose->regions;
  362. hose->first_busno=first_free_busno;
  363. fsl_pci_init(hose, (u32)&pci->cfg_addr, (u32)&pci->cfg_data);
  364. first_free_busno=hose->last_busno+1;
  365. printf ("PCI on bus %02x - %02x\n",
  366. hose->first_busno,hose->last_busno);
  367. } else {
  368. printf (" PCI: disabled\n");
  369. }
  370. }
  371. #else
  372. gur->devdisr |= MPC85xx_DEVDISR_PCI1; /* disable */
  373. #endif
  374. }
  375. int board_early_init_r(void)
  376. {
  377. const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
  378. const u8 flash_esel = 1;
  379. /*
  380. * Remap Boot flash + PROMJET region to caching-inhibited
  381. * so that flash can be erased properly.
  382. */
  383. /* Flush d-cache and invalidate i-cache of any FLASH data */
  384. flush_dcache();
  385. invalidate_icache();
  386. /* invalidate existing TLB entry for flash + promjet */
  387. disable_tlb(flash_esel);
  388. set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS, /* tlb, epn, rpn */
  389. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, /* perms, wimge */
  390. 0, flash_esel, BOOKE_PAGESZ_256M, 1); /* ts, esel, tsize, iprot */
  391. return 0;
  392. }
  393. #ifdef CONFIG_GET_CLK_FROM_ICS307
  394. /* decode S[0-2] to Output Divider (OD) */
  395. static unsigned char
  396. ics307_S_to_OD[] = {
  397. 10, 2, 8, 4, 5, 7, 3, 6
  398. };
  399. /* Calculate frequency being generated by ICS307-02 clock chip based upon
  400. * the control bytes being programmed into it. */
  401. /* XXX: This function should probably go into a common library */
  402. static unsigned long
  403. ics307_clk_freq (unsigned char cw0, unsigned char cw1, unsigned char cw2)
  404. {
  405. const unsigned long long InputFrequency = CONFIG_ICS307_REFCLK_HZ;
  406. unsigned long VDW = ((cw1 << 1) & 0x1FE) + ((cw2 >> 7) & 1);
  407. unsigned long RDW = cw2 & 0x7F;
  408. unsigned long OD = ics307_S_to_OD[cw0 & 0x7];
  409. unsigned long freq;
  410. /* CLK1Frequency = InputFrequency * 2 * (VDW + 8) / ((RDW + 2) * OD) */
  411. /* cw0: C1 C0 TTL F1 F0 S2 S1 S0
  412. * cw1: V8 V7 V6 V5 V4 V3 V2 V1
  413. * cw2: V0 R6 R5 R4 R3 R2 R1 R0
  414. *
  415. * R6:R0 = Reference Divider Word (RDW)
  416. * V8:V0 = VCO Divider Word (VDW)
  417. * S2:S0 = Output Divider Select (OD)
  418. * F1:F0 = Function of CLK2 Output
  419. * TTL = duty cycle
  420. * C1:C0 = internal load capacitance for cyrstal
  421. */
  422. /* Adding 1 to get a "nicely" rounded number, but this needs
  423. * more tweaking to get a "properly" rounded number. */
  424. freq = 1 + (InputFrequency * 2 * (VDW + 8) / ((RDW + 2) * OD));
  425. debug("ICS307: CW[0-2]: %02X %02X %02X => %u Hz\n", cw0, cw1, cw2,
  426. freq);
  427. return freq;
  428. }
  429. unsigned long
  430. get_board_sys_clk(ulong dummy)
  431. {
  432. u8 *pixis_base = (u8 *)PIXIS_BASE;
  433. return ics307_clk_freq (
  434. in_8(pixis_base + PIXIS_VSYSCLK0),
  435. in_8(pixis_base + PIXIS_VSYSCLK1),
  436. in_8(pixis_base + PIXIS_VSYSCLK2)
  437. );
  438. }
  439. unsigned long
  440. get_board_ddr_clk(ulong dummy)
  441. {
  442. u8 *pixis_base = (u8 *)PIXIS_BASE;
  443. return ics307_clk_freq (
  444. in_8(pixis_base + PIXIS_VDDRCLK0),
  445. in_8(pixis_base + PIXIS_VDDRCLK1),
  446. in_8(pixis_base + PIXIS_VDDRCLK2)
  447. );
  448. }
  449. #else
  450. unsigned long
  451. get_board_sys_clk(ulong dummy)
  452. {
  453. u8 i;
  454. ulong val = 0;
  455. u8 *pixis_base = (u8 *)PIXIS_BASE;
  456. i = in_8(pixis_base + PIXIS_SPD);
  457. i &= 0x07;
  458. switch (i) {
  459. case 0:
  460. val = 33333333;
  461. break;
  462. case 1:
  463. val = 40000000;
  464. break;
  465. case 2:
  466. val = 50000000;
  467. break;
  468. case 3:
  469. val = 66666666;
  470. break;
  471. case 4:
  472. val = 83333333;
  473. break;
  474. case 5:
  475. val = 100000000;
  476. break;
  477. case 6:
  478. val = 133333333;
  479. break;
  480. case 7:
  481. val = 166666666;
  482. break;
  483. }
  484. return val;
  485. }
  486. unsigned long
  487. get_board_ddr_clk(ulong dummy)
  488. {
  489. u8 i;
  490. ulong val = 0;
  491. u8 *pixis_base = (u8 *)PIXIS_BASE;
  492. i = in_8(pixis_base + PIXIS_SPD);
  493. i &= 0x38;
  494. i >>= 3;
  495. switch (i) {
  496. case 0:
  497. val = 33333333;
  498. break;
  499. case 1:
  500. val = 40000000;
  501. break;
  502. case 2:
  503. val = 50000000;
  504. break;
  505. case 3:
  506. val = 66666666;
  507. break;
  508. case 4:
  509. val = 83333333;
  510. break;
  511. case 5:
  512. val = 100000000;
  513. break;
  514. case 6:
  515. val = 133333333;
  516. break;
  517. case 7:
  518. val = 166666666;
  519. break;
  520. }
  521. return val;
  522. }
  523. #endif
  524. int sata_initialize(void)
  525. {
  526. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  527. uint sdrs2_io_sel =
  528. (gur->pordevsr & MPC85xx_PORDEVSR_SRDS2_IO_SEL) >> 27;
  529. if (sdrs2_io_sel & 0x04)
  530. return 1;
  531. return __sata_initialize();
  532. }
  533. int board_eth_init(bd_t *bis)
  534. {
  535. #ifdef CONFIG_TSEC_ENET
  536. struct tsec_info_struct tsec_info[2];
  537. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  538. int num = 0;
  539. uint sdrs2_io_sel =
  540. (gur->pordevsr & MPC85xx_PORDEVSR_SRDS2_IO_SEL) >> 27;
  541. #ifdef CONFIG_TSEC1
  542. SET_STD_TSEC_INFO(tsec_info[num], 1);
  543. if ((sdrs2_io_sel == 4) || (sdrs2_io_sel == 6)) {
  544. tsec_info[num].phyaddr = 0;
  545. tsec_info[num].flags |= TSEC_SGMII;
  546. }
  547. num++;
  548. #endif
  549. #ifdef CONFIG_TSEC3
  550. SET_STD_TSEC_INFO(tsec_info[num], 3);
  551. if (sdrs2_io_sel == 4) {
  552. tsec_info[num].phyaddr = 1;
  553. tsec_info[num].flags |= TSEC_SGMII;
  554. }
  555. num++;
  556. #endif
  557. if (!num) {
  558. printf("No TSECs initialized\n");
  559. return 0;
  560. }
  561. #ifdef CONFIG_FSL_SGMII_RISER
  562. if ((sdrs2_io_sel == 4) || (sdrs2_io_sel == 6))
  563. fsl_sgmii_riser_init(tsec_info, num);
  564. #endif
  565. tsec_eth_init(bis, tsec_info, num);
  566. #endif
  567. return pci_eth_init(bis);
  568. }
  569. #if defined(CONFIG_OF_BOARD_SETUP)
  570. void ft_board_setup(void *blob, bd_t *bd)
  571. {
  572. ft_cpu_setup(blob, bd);
  573. #ifdef CONFIG_PCI1
  574. ft_fsl_pci_setup(blob, "pci0", &pci1_hose);
  575. #endif
  576. #ifdef CONFIG_PCIE2
  577. ft_fsl_pci_setup(blob, "pci1", &pcie2_hose);
  578. #endif
  579. #ifdef CONFIG_PCIE2
  580. ft_fsl_pci_setup(blob, "pci2", &pcie1_hose);
  581. #endif
  582. #ifdef CONFIG_PCIE1
  583. ft_fsl_pci_setup(blob, "pci3", &pcie3_hose);
  584. #endif
  585. #ifdef CONFIG_FSL_SGMII_RISER
  586. fsl_sgmii_riser_fdt_fixup(blob);
  587. #endif
  588. }
  589. #endif