ctrl_regs.c 46 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625
  1. /*
  2. * Copyright 2008-2011 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the Free
  6. * Software Foundation; either version 2 of the License, or (at your option)
  7. * any later version.
  8. */
  9. /*
  10. * Generic driver for Freescale DDR/DDR2/DDR3 memory controller.
  11. * Based on code from spd_sdram.c
  12. * Author: James Yang [at freescale.com]
  13. */
  14. #include <common.h>
  15. #include <asm/fsl_ddr_sdram.h>
  16. #include "ddr.h"
  17. #ifdef CONFIG_MPC85xx
  18. #define _DDR_ADDR CONFIG_SYS_MPC85xx_DDR_ADDR
  19. #elif defined(CONFIG_MPC86xx)
  20. #define _DDR_ADDR CONFIG_SYS_MPC86xx_DDR_ADDR
  21. #else
  22. #error "Undefined _DDR_ADDR"
  23. #endif
  24. u32 fsl_ddr_get_version(void)
  25. {
  26. ccsr_ddr_t *ddr;
  27. u32 ver_major_minor_errata;
  28. ddr = (void *)_DDR_ADDR;
  29. ver_major_minor_errata = (in_be32(&ddr->ip_rev1) & 0xFFFF) << 8;
  30. ver_major_minor_errata |= (in_be32(&ddr->ip_rev2) & 0xFF00) >> 8;
  31. return ver_major_minor_errata;
  32. }
  33. unsigned int picos_to_mclk(unsigned int picos);
  34. /*
  35. * Determine Rtt value.
  36. *
  37. * This should likely be either board or controller specific.
  38. *
  39. * Rtt(nominal) - DDR2:
  40. * 0 = Rtt disabled
  41. * 1 = 75 ohm
  42. * 2 = 150 ohm
  43. * 3 = 50 ohm
  44. * Rtt(nominal) - DDR3:
  45. * 0 = Rtt disabled
  46. * 1 = 60 ohm
  47. * 2 = 120 ohm
  48. * 3 = 40 ohm
  49. * 4 = 20 ohm
  50. * 5 = 30 ohm
  51. *
  52. * FIXME: Apparently 8641 needs a value of 2
  53. * FIXME: Old code seys if 667 MHz or higher, use 3 on 8572
  54. *
  55. * FIXME: There was some effort down this line earlier:
  56. *
  57. * unsigned int i;
  58. * for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL/2; i++) {
  59. * if (popts->dimmslot[i].num_valid_cs
  60. * && (popts->cs_local_opts[2*i].odt_rd_cfg
  61. * || popts->cs_local_opts[2*i].odt_wr_cfg)) {
  62. * rtt = 2;
  63. * break;
  64. * }
  65. * }
  66. */
  67. static inline int fsl_ddr_get_rtt(void)
  68. {
  69. int rtt;
  70. #if defined(CONFIG_FSL_DDR1)
  71. rtt = 0;
  72. #elif defined(CONFIG_FSL_DDR2)
  73. rtt = 3;
  74. #else
  75. rtt = 0;
  76. #endif
  77. return rtt;
  78. }
  79. /*
  80. * compute the CAS write latency according to DDR3 spec
  81. * CWL = 5 if tCK >= 2.5ns
  82. * 6 if 2.5ns > tCK >= 1.875ns
  83. * 7 if 1.875ns > tCK >= 1.5ns
  84. * 8 if 1.5ns > tCK >= 1.25ns
  85. * 9 if 1.25ns > tCK >= 1.07ns
  86. * 10 if 1.07ns > tCK >= 0.935ns
  87. * 11 if 0.935ns > tCK >= 0.833ns
  88. * 12 if 0.833ns > tCK >= 0.75ns
  89. */
  90. static inline unsigned int compute_cas_write_latency(void)
  91. {
  92. unsigned int cwl;
  93. const unsigned int mclk_ps = get_memory_clk_period_ps();
  94. if (mclk_ps >= 2500)
  95. cwl = 5;
  96. else if (mclk_ps >= 1875)
  97. cwl = 6;
  98. else if (mclk_ps >= 1500)
  99. cwl = 7;
  100. else if (mclk_ps >= 1250)
  101. cwl = 8;
  102. else if (mclk_ps >= 1070)
  103. cwl = 9;
  104. else if (mclk_ps >= 935)
  105. cwl = 10;
  106. else if (mclk_ps >= 833)
  107. cwl = 11;
  108. else if (mclk_ps >= 750)
  109. cwl = 12;
  110. else {
  111. cwl = 12;
  112. printf("Warning: CWL is out of range\n");
  113. }
  114. return cwl;
  115. }
  116. /* Chip Select Configuration (CSn_CONFIG) */
  117. static void set_csn_config(int dimm_number, int i, fsl_ddr_cfg_regs_t *ddr,
  118. const memctl_options_t *popts,
  119. const dimm_params_t *dimm_params)
  120. {
  121. unsigned int cs_n_en = 0; /* Chip Select enable */
  122. unsigned int intlv_en = 0; /* Memory controller interleave enable */
  123. unsigned int intlv_ctl = 0; /* Interleaving control */
  124. unsigned int ap_n_en = 0; /* Chip select n auto-precharge enable */
  125. unsigned int odt_rd_cfg = 0; /* ODT for reads configuration */
  126. unsigned int odt_wr_cfg = 0; /* ODT for writes configuration */
  127. unsigned int ba_bits_cs_n = 0; /* Num of bank bits for SDRAM on CSn */
  128. unsigned int row_bits_cs_n = 0; /* Num of row bits for SDRAM on CSn */
  129. unsigned int col_bits_cs_n = 0; /* Num of ocl bits for SDRAM on CSn */
  130. int go_config = 0;
  131. /* Compute CS_CONFIG only for existing ranks of each DIMM. */
  132. switch (i) {
  133. case 0:
  134. if (dimm_params[dimm_number].n_ranks > 0) {
  135. go_config = 1;
  136. /* These fields only available in CS0_CONFIG */
  137. intlv_en = popts->memctl_interleaving;
  138. intlv_ctl = popts->memctl_interleaving_mode;
  139. }
  140. break;
  141. case 1:
  142. if ((dimm_number == 0 && dimm_params[0].n_ranks > 1) || \
  143. (dimm_number == 1 && dimm_params[1].n_ranks > 0))
  144. go_config = 1;
  145. break;
  146. case 2:
  147. if ((dimm_number == 0 && dimm_params[0].n_ranks > 2) || \
  148. (dimm_number >= 1 && dimm_params[dimm_number].n_ranks > 0))
  149. go_config = 1;
  150. break;
  151. case 3:
  152. if ((dimm_number == 0 && dimm_params[0].n_ranks > 3) || \
  153. (dimm_number == 1 && dimm_params[1].n_ranks > 1) || \
  154. (dimm_number == 3 && dimm_params[3].n_ranks > 0))
  155. go_config = 1;
  156. break;
  157. default:
  158. break;
  159. }
  160. if (go_config) {
  161. unsigned int n_banks_per_sdram_device;
  162. cs_n_en = 1;
  163. ap_n_en = popts->cs_local_opts[i].auto_precharge;
  164. odt_rd_cfg = popts->cs_local_opts[i].odt_rd_cfg;
  165. odt_wr_cfg = popts->cs_local_opts[i].odt_wr_cfg;
  166. n_banks_per_sdram_device
  167. = dimm_params[dimm_number].n_banks_per_sdram_device;
  168. ba_bits_cs_n = __ilog2(n_banks_per_sdram_device) - 2;
  169. row_bits_cs_n = dimm_params[dimm_number].n_row_addr - 12;
  170. col_bits_cs_n = dimm_params[dimm_number].n_col_addr - 8;
  171. }
  172. ddr->cs[i].config = (0
  173. | ((cs_n_en & 0x1) << 31)
  174. | ((intlv_en & 0x3) << 29)
  175. | ((intlv_ctl & 0xf) << 24)
  176. | ((ap_n_en & 0x1) << 23)
  177. /* XXX: some implementation only have 1 bit starting at left */
  178. | ((odt_rd_cfg & 0x7) << 20)
  179. /* XXX: Some implementation only have 1 bit starting at left */
  180. | ((odt_wr_cfg & 0x7) << 16)
  181. | ((ba_bits_cs_n & 0x3) << 14)
  182. | ((row_bits_cs_n & 0x7) << 8)
  183. | ((col_bits_cs_n & 0x7) << 0)
  184. );
  185. debug("FSLDDR: cs[%d]_config = 0x%08x\n", i,ddr->cs[i].config);
  186. }
  187. /* Chip Select Configuration 2 (CSn_CONFIG_2) */
  188. /* FIXME: 8572 */
  189. static void set_csn_config_2(int i, fsl_ddr_cfg_regs_t *ddr)
  190. {
  191. unsigned int pasr_cfg = 0; /* Partial array self refresh config */
  192. ddr->cs[i].config_2 = ((pasr_cfg & 7) << 24);
  193. debug("FSLDDR: cs[%d]_config_2 = 0x%08x\n", i, ddr->cs[i].config_2);
  194. }
  195. /* -3E = 667 CL5, -25 = CL6 800, -25E = CL5 800 */
  196. #if !defined(CONFIG_FSL_DDR1)
  197. /*
  198. * DDR SDRAM Timing Configuration 0 (TIMING_CFG_0)
  199. *
  200. * Avoid writing for DDR I. The new PQ38 DDR controller
  201. * dreams up non-zero default values to be backwards compatible.
  202. */
  203. static void set_timing_cfg_0(fsl_ddr_cfg_regs_t *ddr,
  204. const memctl_options_t *popts)
  205. {
  206. unsigned char trwt_mclk = 0; /* Read-to-write turnaround */
  207. unsigned char twrt_mclk = 0; /* Write-to-read turnaround */
  208. /* 7.5 ns on -3E; 0 means WL - CL + BL/2 + 1 */
  209. unsigned char trrt_mclk = 0; /* Read-to-read turnaround */
  210. unsigned char twwt_mclk = 0; /* Write-to-write turnaround */
  211. /* Active powerdown exit timing (tXARD and tXARDS). */
  212. unsigned char act_pd_exit_mclk;
  213. /* Precharge powerdown exit timing (tXP). */
  214. unsigned char pre_pd_exit_mclk;
  215. /* ODT powerdown exit timing (tAXPD). */
  216. unsigned char taxpd_mclk;
  217. /* Mode register set cycle time (tMRD). */
  218. unsigned char tmrd_mclk;
  219. #ifdef CONFIG_FSL_DDR3
  220. /*
  221. * (tXARD and tXARDS). Empirical?
  222. * The DDR3 spec has not tXARD,
  223. * we use the tXP instead of it.
  224. * tXP=max(3nCK, 7.5ns) for DDR3.
  225. * spec has not the tAXPD, we use
  226. * tAXPD=1, need design to confirm.
  227. */
  228. int tXP = max((get_memory_clk_period_ps() * 3), 7500); /* unit=ps */
  229. unsigned int data_rate = get_ddr_freq(0);
  230. tmrd_mclk = 4;
  231. /* set the turnaround time */
  232. trwt_mclk = 1;
  233. if ((data_rate/1000000 > 1150) || (popts->memctl_interleaving))
  234. twrt_mclk = 1;
  235. if (popts->dynamic_power == 0) { /* powerdown is not used */
  236. act_pd_exit_mclk = 1;
  237. pre_pd_exit_mclk = 1;
  238. taxpd_mclk = 1;
  239. } else {
  240. /* act_pd_exit_mclk = tXARD, see above */
  241. act_pd_exit_mclk = picos_to_mclk(tXP);
  242. /* Mode register MR0[A12] is '1' - fast exit */
  243. pre_pd_exit_mclk = act_pd_exit_mclk;
  244. taxpd_mclk = 1;
  245. }
  246. #else /* CONFIG_FSL_DDR2 */
  247. /*
  248. * (tXARD and tXARDS). Empirical?
  249. * tXARD = 2 for DDR2
  250. * tXP=2
  251. * tAXPD=8
  252. */
  253. act_pd_exit_mclk = 2;
  254. pre_pd_exit_mclk = 2;
  255. taxpd_mclk = 8;
  256. tmrd_mclk = 2;
  257. #endif
  258. if (popts->trwt_override)
  259. trwt_mclk = popts->trwt;
  260. ddr->timing_cfg_0 = (0
  261. | ((trwt_mclk & 0x3) << 30) /* RWT */
  262. | ((twrt_mclk & 0x3) << 28) /* WRT */
  263. | ((trrt_mclk & 0x3) << 26) /* RRT */
  264. | ((twwt_mclk & 0x3) << 24) /* WWT */
  265. | ((act_pd_exit_mclk & 0x7) << 20) /* ACT_PD_EXIT */
  266. | ((pre_pd_exit_mclk & 0xF) << 16) /* PRE_PD_EXIT */
  267. | ((taxpd_mclk & 0xf) << 8) /* ODT_PD_EXIT */
  268. | ((tmrd_mclk & 0xf) << 0) /* MRS_CYC */
  269. );
  270. debug("FSLDDR: timing_cfg_0 = 0x%08x\n", ddr->timing_cfg_0);
  271. }
  272. #endif /* defined(CONFIG_FSL_DDR2) */
  273. /* DDR SDRAM Timing Configuration 3 (TIMING_CFG_3) */
  274. static void set_timing_cfg_3(fsl_ddr_cfg_regs_t *ddr,
  275. const common_timing_params_t *common_dimm,
  276. unsigned int cas_latency)
  277. {
  278. /* Extended Activate to precharge interval (tRAS) */
  279. unsigned int ext_acttopre = 0;
  280. unsigned int ext_refrec; /* Extended refresh recovery time (tRFC) */
  281. unsigned int ext_caslat = 0; /* Extended MCAS latency from READ cmd */
  282. unsigned int cntl_adj = 0; /* Control Adjust */
  283. /* If the tRAS > 19 MCLK, we use the ext mode */
  284. if (picos_to_mclk(common_dimm->tRAS_ps) > 0x13)
  285. ext_acttopre = 1;
  286. ext_refrec = (picos_to_mclk(common_dimm->tRFC_ps) - 8) >> 4;
  287. /* If the CAS latency more than 8, use the ext mode */
  288. if (cas_latency > 8)
  289. ext_caslat = 1;
  290. ddr->timing_cfg_3 = (0
  291. | ((ext_acttopre & 0x1) << 24)
  292. | ((ext_refrec & 0xF) << 16)
  293. | ((ext_caslat & 0x1) << 12)
  294. | ((cntl_adj & 0x7) << 0)
  295. );
  296. debug("FSLDDR: timing_cfg_3 = 0x%08x\n", ddr->timing_cfg_3);
  297. }
  298. /* DDR SDRAM Timing Configuration 1 (TIMING_CFG_1) */
  299. static void set_timing_cfg_1(fsl_ddr_cfg_regs_t *ddr,
  300. const memctl_options_t *popts,
  301. const common_timing_params_t *common_dimm,
  302. unsigned int cas_latency)
  303. {
  304. /* Precharge-to-activate interval (tRP) */
  305. unsigned char pretoact_mclk;
  306. /* Activate to precharge interval (tRAS) */
  307. unsigned char acttopre_mclk;
  308. /* Activate to read/write interval (tRCD) */
  309. unsigned char acttorw_mclk;
  310. /* CASLAT */
  311. unsigned char caslat_ctrl;
  312. /* Refresh recovery time (tRFC) ; trfc_low */
  313. unsigned char refrec_ctrl;
  314. /* Last data to precharge minimum interval (tWR) */
  315. unsigned char wrrec_mclk;
  316. /* Activate-to-activate interval (tRRD) */
  317. unsigned char acttoact_mclk;
  318. /* Last write data pair to read command issue interval (tWTR) */
  319. unsigned char wrtord_mclk;
  320. /* DDR_SDRAM_MODE doesn't support 9,11,13,15 */
  321. static const u8 wrrec_table[] = {
  322. 1, 2, 3, 4, 5, 6, 7, 8, 10, 10, 12, 12, 14, 14, 0, 0};
  323. pretoact_mclk = picos_to_mclk(common_dimm->tRP_ps);
  324. acttopre_mclk = picos_to_mclk(common_dimm->tRAS_ps);
  325. acttorw_mclk = picos_to_mclk(common_dimm->tRCD_ps);
  326. /*
  327. * Translate CAS Latency to a DDR controller field value:
  328. *
  329. * CAS Lat DDR I DDR II Ctrl
  330. * Clocks SPD Bit SPD Bit Value
  331. * ------- ------- ------- -----
  332. * 1.0 0 0001
  333. * 1.5 1 0010
  334. * 2.0 2 2 0011
  335. * 2.5 3 0100
  336. * 3.0 4 3 0101
  337. * 3.5 5 0110
  338. * 4.0 4 0111
  339. * 4.5 1000
  340. * 5.0 5 1001
  341. */
  342. #if defined(CONFIG_FSL_DDR1)
  343. caslat_ctrl = (cas_latency + 1) & 0x07;
  344. #elif defined(CONFIG_FSL_DDR2)
  345. caslat_ctrl = 2 * cas_latency - 1;
  346. #else
  347. /*
  348. * if the CAS latency more than 8 cycle,
  349. * we need set extend bit for it at
  350. * TIMING_CFG_3[EXT_CASLAT]
  351. */
  352. if (cas_latency > 8)
  353. cas_latency -= 8;
  354. caslat_ctrl = 2 * cas_latency - 1;
  355. #endif
  356. refrec_ctrl = picos_to_mclk(common_dimm->tRFC_ps) - 8;
  357. wrrec_mclk = picos_to_mclk(common_dimm->tWR_ps);
  358. wrrec_mclk = wrrec_table[wrrec_mclk - 1];
  359. if (popts->OTF_burst_chop_en)
  360. wrrec_mclk += 2;
  361. acttoact_mclk = picos_to_mclk(common_dimm->tRRD_ps);
  362. /*
  363. * JEDEC has min requirement for tRRD
  364. */
  365. #if defined(CONFIG_FSL_DDR3)
  366. if (acttoact_mclk < 4)
  367. acttoact_mclk = 4;
  368. #endif
  369. wrtord_mclk = picos_to_mclk(common_dimm->tWTR_ps);
  370. /*
  371. * JEDEC has some min requirements for tWTR
  372. */
  373. #if defined(CONFIG_FSL_DDR2)
  374. if (wrtord_mclk < 2)
  375. wrtord_mclk = 2;
  376. #elif defined(CONFIG_FSL_DDR3)
  377. if (wrtord_mclk < 4)
  378. wrtord_mclk = 4;
  379. #endif
  380. if (popts->OTF_burst_chop_en)
  381. wrtord_mclk += 2;
  382. ddr->timing_cfg_1 = (0
  383. | ((pretoact_mclk & 0x0F) << 28)
  384. | ((acttopre_mclk & 0x0F) << 24)
  385. | ((acttorw_mclk & 0xF) << 20)
  386. | ((caslat_ctrl & 0xF) << 16)
  387. | ((refrec_ctrl & 0xF) << 12)
  388. | ((wrrec_mclk & 0x0F) << 8)
  389. | ((acttoact_mclk & 0x07) << 4)
  390. | ((wrtord_mclk & 0x07) << 0)
  391. );
  392. debug("FSLDDR: timing_cfg_1 = 0x%08x\n", ddr->timing_cfg_1);
  393. }
  394. /* DDR SDRAM Timing Configuration 2 (TIMING_CFG_2) */
  395. static void set_timing_cfg_2(fsl_ddr_cfg_regs_t *ddr,
  396. const memctl_options_t *popts,
  397. const common_timing_params_t *common_dimm,
  398. unsigned int cas_latency,
  399. unsigned int additive_latency)
  400. {
  401. /* Additive latency */
  402. unsigned char add_lat_mclk;
  403. /* CAS-to-preamble override */
  404. unsigned short cpo;
  405. /* Write latency */
  406. unsigned char wr_lat;
  407. /* Read to precharge (tRTP) */
  408. unsigned char rd_to_pre;
  409. /* Write command to write data strobe timing adjustment */
  410. unsigned char wr_data_delay;
  411. /* Minimum CKE pulse width (tCKE) */
  412. unsigned char cke_pls;
  413. /* Window for four activates (tFAW) */
  414. unsigned short four_act;
  415. /* FIXME add check that this must be less than acttorw_mclk */
  416. add_lat_mclk = additive_latency;
  417. cpo = popts->cpo_override;
  418. #if defined(CONFIG_FSL_DDR1)
  419. /*
  420. * This is a lie. It should really be 1, but if it is
  421. * set to 1, bits overlap into the old controller's
  422. * otherwise unused ACSM field. If we leave it 0, then
  423. * the HW will magically treat it as 1 for DDR 1. Oh Yea.
  424. */
  425. wr_lat = 0;
  426. #elif defined(CONFIG_FSL_DDR2)
  427. wr_lat = cas_latency - 1;
  428. #else
  429. wr_lat = compute_cas_write_latency();
  430. #endif
  431. rd_to_pre = picos_to_mclk(common_dimm->tRTP_ps);
  432. /*
  433. * JEDEC has some min requirements for tRTP
  434. */
  435. #if defined(CONFIG_FSL_DDR2)
  436. if (rd_to_pre < 2)
  437. rd_to_pre = 2;
  438. #elif defined(CONFIG_FSL_DDR3)
  439. if (rd_to_pre < 4)
  440. rd_to_pre = 4;
  441. #endif
  442. if (additive_latency)
  443. rd_to_pre += additive_latency;
  444. if (popts->OTF_burst_chop_en)
  445. rd_to_pre += 2; /* according to UM */
  446. wr_data_delay = popts->write_data_delay;
  447. cke_pls = picos_to_mclk(popts->tCKE_clock_pulse_width_ps);
  448. four_act = picos_to_mclk(popts->tFAW_window_four_activates_ps);
  449. ddr->timing_cfg_2 = (0
  450. | ((add_lat_mclk & 0xf) << 28)
  451. | ((cpo & 0x1f) << 23)
  452. | ((wr_lat & 0xf) << 19)
  453. | ((rd_to_pre & RD_TO_PRE_MASK) << RD_TO_PRE_SHIFT)
  454. | ((wr_data_delay & WR_DATA_DELAY_MASK) << WR_DATA_DELAY_SHIFT)
  455. | ((cke_pls & 0x7) << 6)
  456. | ((four_act & 0x3f) << 0)
  457. );
  458. debug("FSLDDR: timing_cfg_2 = 0x%08x\n", ddr->timing_cfg_2);
  459. }
  460. /* DDR SDRAM Register Control Word */
  461. static void set_ddr_sdram_rcw(fsl_ddr_cfg_regs_t *ddr,
  462. const memctl_options_t *popts,
  463. const common_timing_params_t *common_dimm)
  464. {
  465. if (common_dimm->all_DIMMs_registered
  466. && !common_dimm->all_DIMMs_unbuffered) {
  467. if (popts->rcw_override) {
  468. ddr->ddr_sdram_rcw_1 = popts->rcw_1;
  469. ddr->ddr_sdram_rcw_2 = popts->rcw_2;
  470. } else {
  471. ddr->ddr_sdram_rcw_1 =
  472. common_dimm->rcw[0] << 28 | \
  473. common_dimm->rcw[1] << 24 | \
  474. common_dimm->rcw[2] << 20 | \
  475. common_dimm->rcw[3] << 16 | \
  476. common_dimm->rcw[4] << 12 | \
  477. common_dimm->rcw[5] << 8 | \
  478. common_dimm->rcw[6] << 4 | \
  479. common_dimm->rcw[7];
  480. ddr->ddr_sdram_rcw_2 =
  481. common_dimm->rcw[8] << 28 | \
  482. common_dimm->rcw[9] << 24 | \
  483. common_dimm->rcw[10] << 20 | \
  484. common_dimm->rcw[11] << 16 | \
  485. common_dimm->rcw[12] << 12 | \
  486. common_dimm->rcw[13] << 8 | \
  487. common_dimm->rcw[14] << 4 | \
  488. common_dimm->rcw[15];
  489. }
  490. debug("FSLDDR: ddr_sdram_rcw_1 = 0x%08x\n", ddr->ddr_sdram_rcw_1);
  491. debug("FSLDDR: ddr_sdram_rcw_2 = 0x%08x\n", ddr->ddr_sdram_rcw_2);
  492. }
  493. }
  494. /* DDR SDRAM control configuration (DDR_SDRAM_CFG) */
  495. static void set_ddr_sdram_cfg(fsl_ddr_cfg_regs_t *ddr,
  496. const memctl_options_t *popts,
  497. const common_timing_params_t *common_dimm)
  498. {
  499. unsigned int mem_en; /* DDR SDRAM interface logic enable */
  500. unsigned int sren; /* Self refresh enable (during sleep) */
  501. unsigned int ecc_en; /* ECC enable. */
  502. unsigned int rd_en; /* Registered DIMM enable */
  503. unsigned int sdram_type; /* Type of SDRAM */
  504. unsigned int dyn_pwr; /* Dynamic power management mode */
  505. unsigned int dbw; /* DRAM dta bus width */
  506. unsigned int eight_be = 0; /* 8-beat burst enable, DDR2 is zero */
  507. unsigned int ncap = 0; /* Non-concurrent auto-precharge */
  508. unsigned int threeT_en; /* Enable 3T timing */
  509. unsigned int twoT_en; /* Enable 2T timing */
  510. unsigned int ba_intlv_ctl; /* Bank (CS) interleaving control */
  511. unsigned int x32_en = 0; /* x32 enable */
  512. unsigned int pchb8 = 0; /* precharge bit 8 enable */
  513. unsigned int hse; /* Global half strength override */
  514. unsigned int mem_halt = 0; /* memory controller halt */
  515. unsigned int bi = 0; /* Bypass initialization */
  516. mem_en = 1;
  517. sren = popts->self_refresh_in_sleep;
  518. if (common_dimm->all_DIMMs_ECC_capable) {
  519. /* Allow setting of ECC only if all DIMMs are ECC. */
  520. ecc_en = popts->ECC_mode;
  521. } else {
  522. ecc_en = 0;
  523. }
  524. if (common_dimm->all_DIMMs_registered
  525. && !common_dimm->all_DIMMs_unbuffered) {
  526. rd_en = 1;
  527. twoT_en = 0;
  528. } else {
  529. rd_en = 0;
  530. twoT_en = popts->twoT_en;
  531. }
  532. sdram_type = CONFIG_FSL_SDRAM_TYPE;
  533. dyn_pwr = popts->dynamic_power;
  534. dbw = popts->data_bus_width;
  535. /* 8-beat burst enable DDR-III case
  536. * we must clear it when use the on-the-fly mode,
  537. * must set it when use the 32-bits bus mode.
  538. */
  539. if (sdram_type == SDRAM_TYPE_DDR3) {
  540. if (popts->burst_length == DDR_BL8)
  541. eight_be = 1;
  542. if (popts->burst_length == DDR_OTF)
  543. eight_be = 0;
  544. if (dbw == 0x1)
  545. eight_be = 1;
  546. }
  547. threeT_en = popts->threeT_en;
  548. ba_intlv_ctl = popts->ba_intlv_ctl;
  549. hse = popts->half_strength_driver_enable;
  550. ddr->ddr_sdram_cfg = (0
  551. | ((mem_en & 0x1) << 31)
  552. | ((sren & 0x1) << 30)
  553. | ((ecc_en & 0x1) << 29)
  554. | ((rd_en & 0x1) << 28)
  555. | ((sdram_type & 0x7) << 24)
  556. | ((dyn_pwr & 0x1) << 21)
  557. | ((dbw & 0x3) << 19)
  558. | ((eight_be & 0x1) << 18)
  559. | ((ncap & 0x1) << 17)
  560. | ((threeT_en & 0x1) << 16)
  561. | ((twoT_en & 0x1) << 15)
  562. | ((ba_intlv_ctl & 0x7F) << 8)
  563. | ((x32_en & 0x1) << 5)
  564. | ((pchb8 & 0x1) << 4)
  565. | ((hse & 0x1) << 3)
  566. | ((mem_halt & 0x1) << 1)
  567. | ((bi & 0x1) << 0)
  568. );
  569. debug("FSLDDR: ddr_sdram_cfg = 0x%08x\n", ddr->ddr_sdram_cfg);
  570. }
  571. /* DDR SDRAM control configuration 2 (DDR_SDRAM_CFG_2) */
  572. static void set_ddr_sdram_cfg_2(fsl_ddr_cfg_regs_t *ddr,
  573. const memctl_options_t *popts,
  574. const unsigned int unq_mrs_en)
  575. {
  576. unsigned int frc_sr = 0; /* Force self refresh */
  577. unsigned int sr_ie = 0; /* Self-refresh interrupt enable */
  578. unsigned int dll_rst_dis; /* DLL reset disable */
  579. unsigned int dqs_cfg; /* DQS configuration */
  580. unsigned int odt_cfg = 0; /* ODT configuration */
  581. unsigned int num_pr; /* Number of posted refreshes */
  582. unsigned int obc_cfg; /* On-The-Fly Burst Chop Cfg */
  583. unsigned int ap_en; /* Address Parity Enable */
  584. unsigned int d_init; /* DRAM data initialization */
  585. unsigned int rcw_en = 0; /* Register Control Word Enable */
  586. unsigned int md_en = 0; /* Mirrored DIMM Enable */
  587. unsigned int qd_en = 0; /* quad-rank DIMM Enable */
  588. int i;
  589. dll_rst_dis = 1; /* Make this configurable */
  590. dqs_cfg = popts->DQS_config;
  591. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  592. if (popts->cs_local_opts[i].odt_rd_cfg
  593. || popts->cs_local_opts[i].odt_wr_cfg) {
  594. odt_cfg = SDRAM_CFG2_ODT_ONLY_READ;
  595. break;
  596. }
  597. }
  598. num_pr = 1; /* Make this configurable */
  599. /*
  600. * 8572 manual says
  601. * {TIMING_CFG_1[PRETOACT]
  602. * + [DDR_SDRAM_CFG_2[NUM_PR]
  603. * * ({EXT_REFREC || REFREC} + 8 + 2)]}
  604. * << DDR_SDRAM_INTERVAL[REFINT]
  605. */
  606. #if defined(CONFIG_FSL_DDR3)
  607. obc_cfg = popts->OTF_burst_chop_en;
  608. #else
  609. obc_cfg = 0;
  610. #endif
  611. if (popts->registered_dimm_en) {
  612. rcw_en = 1;
  613. ap_en = popts->ap_en;
  614. } else {
  615. rcw_en = 0;
  616. ap_en = 0;
  617. }
  618. #if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  619. /* Use the DDR controller to auto initialize memory. */
  620. d_init = popts->ECC_init_using_memctl;
  621. ddr->ddr_data_init = CONFIG_MEM_INIT_VALUE;
  622. debug("DDR: ddr_data_init = 0x%08x\n", ddr->ddr_data_init);
  623. #else
  624. /* Memory will be initialized via DMA, or not at all. */
  625. d_init = 0;
  626. #endif
  627. #if defined(CONFIG_FSL_DDR3)
  628. md_en = popts->mirrored_dimm;
  629. #endif
  630. qd_en = popts->quad_rank_present ? 1 : 0;
  631. ddr->ddr_sdram_cfg_2 = (0
  632. | ((frc_sr & 0x1) << 31)
  633. | ((sr_ie & 0x1) << 30)
  634. | ((dll_rst_dis & 0x1) << 29)
  635. | ((dqs_cfg & 0x3) << 26)
  636. | ((odt_cfg & 0x3) << 21)
  637. | ((num_pr & 0xf) << 12)
  638. | (qd_en << 9)
  639. | (unq_mrs_en << 8)
  640. | ((obc_cfg & 0x1) << 6)
  641. | ((ap_en & 0x1) << 5)
  642. | ((d_init & 0x1) << 4)
  643. #ifdef CONFIG_FSL_DDR3
  644. | ((rcw_en & 0x1) << 2)
  645. #endif
  646. | ((md_en & 0x1) << 0)
  647. );
  648. debug("FSLDDR: ddr_sdram_cfg_2 = 0x%08x\n", ddr->ddr_sdram_cfg_2);
  649. }
  650. /* DDR SDRAM Mode configuration 2 (DDR_SDRAM_MODE_2) */
  651. static void set_ddr_sdram_mode_2(fsl_ddr_cfg_regs_t *ddr,
  652. const memctl_options_t *popts,
  653. const unsigned int unq_mrs_en)
  654. {
  655. unsigned short esdmode2 = 0; /* Extended SDRAM mode 2 */
  656. unsigned short esdmode3 = 0; /* Extended SDRAM mode 3 */
  657. #if defined(CONFIG_FSL_DDR3)
  658. int i;
  659. unsigned int rtt_wr = 0; /* Rtt_WR - dynamic ODT off */
  660. unsigned int srt = 0; /* self-refresh temerature, normal range */
  661. unsigned int asr = 0; /* auto self-refresh disable */
  662. unsigned int cwl = compute_cas_write_latency() - 5;
  663. unsigned int pasr = 0; /* partial array self refresh disable */
  664. if (popts->rtt_override)
  665. rtt_wr = popts->rtt_wr_override_value;
  666. else
  667. rtt_wr = popts->cs_local_opts[0].odt_rtt_wr;
  668. esdmode2 = (0
  669. | ((rtt_wr & 0x3) << 9)
  670. | ((srt & 0x1) << 7)
  671. | ((asr & 0x1) << 6)
  672. | ((cwl & 0x7) << 3)
  673. | ((pasr & 0x7) << 0));
  674. #endif
  675. ddr->ddr_sdram_mode_2 = (0
  676. | ((esdmode2 & 0xFFFF) << 16)
  677. | ((esdmode3 & 0xFFFF) << 0)
  678. );
  679. debug("FSLDDR: ddr_sdram_mode_2 = 0x%08x\n", ddr->ddr_sdram_mode_2);
  680. #ifdef CONFIG_FSL_DDR3
  681. if (unq_mrs_en) { /* unique mode registers are supported */
  682. for (i = 1; i < 4; i++) {
  683. if (popts->rtt_override)
  684. rtt_wr = popts->rtt_wr_override_value;
  685. else
  686. rtt_wr = popts->cs_local_opts[i].odt_rtt_wr;
  687. esdmode2 &= 0xF9FF; /* clear bit 10, 9 */
  688. esdmode2 |= (rtt_wr & 0x3) << 9;
  689. switch (i) {
  690. case 1:
  691. ddr->ddr_sdram_mode_4 = (0
  692. | ((esdmode2 & 0xFFFF) << 16)
  693. | ((esdmode3 & 0xFFFF) << 0)
  694. );
  695. break;
  696. case 2:
  697. ddr->ddr_sdram_mode_6 = (0
  698. | ((esdmode2 & 0xFFFF) << 16)
  699. | ((esdmode3 & 0xFFFF) << 0)
  700. );
  701. break;
  702. case 3:
  703. ddr->ddr_sdram_mode_8 = (0
  704. | ((esdmode2 & 0xFFFF) << 16)
  705. | ((esdmode3 & 0xFFFF) << 0)
  706. );
  707. break;
  708. }
  709. }
  710. debug("FSLDDR: ddr_sdram_mode_4 = 0x%08x\n",
  711. ddr->ddr_sdram_mode_4);
  712. debug("FSLDDR: ddr_sdram_mode_6 = 0x%08x\n",
  713. ddr->ddr_sdram_mode_6);
  714. debug("FSLDDR: ddr_sdram_mode_8 = 0x%08x\n",
  715. ddr->ddr_sdram_mode_8);
  716. }
  717. #endif
  718. }
  719. /* DDR SDRAM Interval Configuration (DDR_SDRAM_INTERVAL) */
  720. static void set_ddr_sdram_interval(fsl_ddr_cfg_regs_t *ddr,
  721. const memctl_options_t *popts,
  722. const common_timing_params_t *common_dimm)
  723. {
  724. unsigned int refint; /* Refresh interval */
  725. unsigned int bstopre; /* Precharge interval */
  726. refint = picos_to_mclk(common_dimm->refresh_rate_ps);
  727. bstopre = popts->bstopre;
  728. /* refint field used 0x3FFF in earlier controllers */
  729. ddr->ddr_sdram_interval = (0
  730. | ((refint & 0xFFFF) << 16)
  731. | ((bstopre & 0x3FFF) << 0)
  732. );
  733. debug("FSLDDR: ddr_sdram_interval = 0x%08x\n", ddr->ddr_sdram_interval);
  734. }
  735. #if defined(CONFIG_FSL_DDR3)
  736. /* DDR SDRAM Mode configuration set (DDR_SDRAM_MODE) */
  737. static void set_ddr_sdram_mode(fsl_ddr_cfg_regs_t *ddr,
  738. const memctl_options_t *popts,
  739. const common_timing_params_t *common_dimm,
  740. unsigned int cas_latency,
  741. unsigned int additive_latency,
  742. const unsigned int unq_mrs_en)
  743. {
  744. unsigned short esdmode; /* Extended SDRAM mode */
  745. unsigned short sdmode; /* SDRAM mode */
  746. /* Mode Register - MR1 */
  747. unsigned int qoff = 0; /* Output buffer enable 0=yes, 1=no */
  748. unsigned int tdqs_en = 0; /* TDQS Enable: 0=no, 1=yes */
  749. unsigned int rtt;
  750. unsigned int wrlvl_en = 0; /* Write level enable: 0=no, 1=yes */
  751. unsigned int al = 0; /* Posted CAS# additive latency (AL) */
  752. unsigned int dic = 0; /* Output driver impedance, 40ohm */
  753. unsigned int dll_en = 0; /* DLL Enable 0=Enable (Normal),
  754. 1=Disable (Test/Debug) */
  755. /* Mode Register - MR0 */
  756. unsigned int dll_on; /* DLL control for precharge PD, 0=off, 1=on */
  757. unsigned int wr; /* Write Recovery */
  758. unsigned int dll_rst; /* DLL Reset */
  759. unsigned int mode; /* Normal=0 or Test=1 */
  760. unsigned int caslat = 4;/* CAS# latency, default set as 6 cycles */
  761. /* BT: Burst Type (0=Nibble Sequential, 1=Interleaved) */
  762. unsigned int bt;
  763. unsigned int bl; /* BL: Burst Length */
  764. unsigned int wr_mclk;
  765. /*
  766. * DDR_SDRAM_MODE doesn't support 9,11,13,15
  767. * Please refer JEDEC Standard No. 79-3E for Mode Register MR0
  768. * for this table
  769. */
  770. static const u8 wr_table[] = {1, 2, 3, 4, 5, 5, 6, 6, 7, 7, 0, 0};
  771. const unsigned int mclk_ps = get_memory_clk_period_ps();
  772. int i;
  773. if (popts->rtt_override)
  774. rtt = popts->rtt_override_value;
  775. else
  776. rtt = popts->cs_local_opts[0].odt_rtt_norm;
  777. if (additive_latency == (cas_latency - 1))
  778. al = 1;
  779. if (additive_latency == (cas_latency - 2))
  780. al = 2;
  781. if (popts->quad_rank_present)
  782. dic = 1; /* output driver impedance 240/7 ohm */
  783. /*
  784. * The esdmode value will also be used for writing
  785. * MR1 during write leveling for DDR3, although the
  786. * bits specifically related to the write leveling
  787. * scheme will be handled automatically by the DDR
  788. * controller. so we set the wrlvl_en = 0 here.
  789. */
  790. esdmode = (0
  791. | ((qoff & 0x1) << 12)
  792. | ((tdqs_en & 0x1) << 11)
  793. | ((rtt & 0x4) << 7) /* rtt field is split */
  794. | ((wrlvl_en & 0x1) << 7)
  795. | ((rtt & 0x2) << 5) /* rtt field is split */
  796. | ((dic & 0x2) << 4) /* DIC field is split */
  797. | ((al & 0x3) << 3)
  798. | ((rtt & 0x1) << 2) /* rtt field is split */
  799. | ((dic & 0x1) << 1) /* DIC field is split */
  800. | ((dll_en & 0x1) << 0)
  801. );
  802. /*
  803. * DLL control for precharge PD
  804. * 0=slow exit DLL off (tXPDLL)
  805. * 1=fast exit DLL on (tXP)
  806. */
  807. dll_on = 1;
  808. wr_mclk = (common_dimm->tWR_ps + mclk_ps - 1) / mclk_ps;
  809. wr = wr_table[wr_mclk - 5];
  810. dll_rst = 0; /* dll no reset */
  811. mode = 0; /* normal mode */
  812. /* look up table to get the cas latency bits */
  813. if (cas_latency >= 5 && cas_latency <= 11) {
  814. unsigned char cas_latency_table[7] = {
  815. 0x2, /* 5 clocks */
  816. 0x4, /* 6 clocks */
  817. 0x6, /* 7 clocks */
  818. 0x8, /* 8 clocks */
  819. 0xa, /* 9 clocks */
  820. 0xc, /* 10 clocks */
  821. 0xe /* 11 clocks */
  822. };
  823. caslat = cas_latency_table[cas_latency - 5];
  824. }
  825. bt = 0; /* Nibble sequential */
  826. switch (popts->burst_length) {
  827. case DDR_BL8:
  828. bl = 0;
  829. break;
  830. case DDR_OTF:
  831. bl = 1;
  832. break;
  833. case DDR_BC4:
  834. bl = 2;
  835. break;
  836. default:
  837. printf("Error: invalid burst length of %u specified. "
  838. " Defaulting to on-the-fly BC4 or BL8 beats.\n",
  839. popts->burst_length);
  840. bl = 1;
  841. break;
  842. }
  843. sdmode = (0
  844. | ((dll_on & 0x1) << 12)
  845. | ((wr & 0x7) << 9)
  846. | ((dll_rst & 0x1) << 8)
  847. | ((mode & 0x1) << 7)
  848. | (((caslat >> 1) & 0x7) << 4)
  849. | ((bt & 0x1) << 3)
  850. | ((bl & 0x3) << 0)
  851. );
  852. ddr->ddr_sdram_mode = (0
  853. | ((esdmode & 0xFFFF) << 16)
  854. | ((sdmode & 0xFFFF) << 0)
  855. );
  856. debug("FSLDDR: ddr_sdram_mode = 0x%08x\n", ddr->ddr_sdram_mode);
  857. if (unq_mrs_en) { /* unique mode registers are supported */
  858. for (i = 1; i < 4; i++) {
  859. if (popts->rtt_override)
  860. rtt = popts->rtt_override_value;
  861. else
  862. rtt = popts->cs_local_opts[i].odt_rtt_norm;
  863. esdmode &= 0xFDBB; /* clear bit 9,6,2 */
  864. esdmode |= (0
  865. | ((rtt & 0x4) << 7) /* rtt field is split */
  866. | ((rtt & 0x2) << 5) /* rtt field is split */
  867. | ((rtt & 0x1) << 2) /* rtt field is split */
  868. );
  869. switch (i) {
  870. case 1:
  871. ddr->ddr_sdram_mode_3 = (0
  872. | ((esdmode & 0xFFFF) << 16)
  873. | ((sdmode & 0xFFFF) << 0)
  874. );
  875. break;
  876. case 2:
  877. ddr->ddr_sdram_mode_5 = (0
  878. | ((esdmode & 0xFFFF) << 16)
  879. | ((sdmode & 0xFFFF) << 0)
  880. );
  881. break;
  882. case 3:
  883. ddr->ddr_sdram_mode_7 = (0
  884. | ((esdmode & 0xFFFF) << 16)
  885. | ((sdmode & 0xFFFF) << 0)
  886. );
  887. break;
  888. }
  889. }
  890. debug("FSLDDR: ddr_sdram_mode_3 = 0x%08x\n",
  891. ddr->ddr_sdram_mode_3);
  892. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  893. ddr->ddr_sdram_mode_5);
  894. debug("FSLDDR: ddr_sdram_mode_5 = 0x%08x\n",
  895. ddr->ddr_sdram_mode_5);
  896. }
  897. }
  898. #else /* !CONFIG_FSL_DDR3 */
  899. /* DDR SDRAM Mode configuration set (DDR_SDRAM_MODE) */
  900. static void set_ddr_sdram_mode(fsl_ddr_cfg_regs_t *ddr,
  901. const memctl_options_t *popts,
  902. const common_timing_params_t *common_dimm,
  903. unsigned int cas_latency,
  904. unsigned int additive_latency,
  905. const unsigned int unq_mrs_en)
  906. {
  907. unsigned short esdmode; /* Extended SDRAM mode */
  908. unsigned short sdmode; /* SDRAM mode */
  909. /*
  910. * FIXME: This ought to be pre-calculated in a
  911. * technology-specific routine,
  912. * e.g. compute_DDR2_mode_register(), and then the
  913. * sdmode and esdmode passed in as part of common_dimm.
  914. */
  915. /* Extended Mode Register */
  916. unsigned int mrs = 0; /* Mode Register Set */
  917. unsigned int outputs = 0; /* 0=Enabled, 1=Disabled */
  918. unsigned int rdqs_en = 0; /* RDQS Enable: 0=no, 1=yes */
  919. unsigned int dqs_en = 0; /* DQS# Enable: 0=enable, 1=disable */
  920. unsigned int ocd = 0; /* 0x0=OCD not supported,
  921. 0x7=OCD default state */
  922. unsigned int rtt;
  923. unsigned int al; /* Posted CAS# additive latency (AL) */
  924. unsigned int ods = 0; /* Output Drive Strength:
  925. 0 = Full strength (18ohm)
  926. 1 = Reduced strength (4ohm) */
  927. unsigned int dll_en = 0; /* DLL Enable 0=Enable (Normal),
  928. 1=Disable (Test/Debug) */
  929. /* Mode Register (MR) */
  930. unsigned int mr; /* Mode Register Definition */
  931. unsigned int pd; /* Power-Down Mode */
  932. unsigned int wr; /* Write Recovery */
  933. unsigned int dll_res; /* DLL Reset */
  934. unsigned int mode; /* Normal=0 or Test=1 */
  935. unsigned int caslat = 0;/* CAS# latency */
  936. /* BT: Burst Type (0=Sequential, 1=Interleaved) */
  937. unsigned int bt;
  938. unsigned int bl; /* BL: Burst Length */
  939. #if defined(CONFIG_FSL_DDR2)
  940. const unsigned int mclk_ps = get_memory_clk_period_ps();
  941. #endif
  942. dqs_en = !popts->DQS_config;
  943. rtt = fsl_ddr_get_rtt();
  944. al = additive_latency;
  945. esdmode = (0
  946. | ((mrs & 0x3) << 14)
  947. | ((outputs & 0x1) << 12)
  948. | ((rdqs_en & 0x1) << 11)
  949. | ((dqs_en & 0x1) << 10)
  950. | ((ocd & 0x7) << 7)
  951. | ((rtt & 0x2) << 5) /* rtt field is split */
  952. | ((al & 0x7) << 3)
  953. | ((rtt & 0x1) << 2) /* rtt field is split */
  954. | ((ods & 0x1) << 1)
  955. | ((dll_en & 0x1) << 0)
  956. );
  957. mr = 0; /* FIXME: CHECKME */
  958. /*
  959. * 0 = Fast Exit (Normal)
  960. * 1 = Slow Exit (Low Power)
  961. */
  962. pd = 0;
  963. #if defined(CONFIG_FSL_DDR1)
  964. wr = 0; /* Historical */
  965. #elif defined(CONFIG_FSL_DDR2)
  966. wr = (common_dimm->tWR_ps + mclk_ps - 1) / mclk_ps - 1;
  967. #endif
  968. dll_res = 0;
  969. mode = 0;
  970. #if defined(CONFIG_FSL_DDR1)
  971. if (1 <= cas_latency && cas_latency <= 4) {
  972. unsigned char mode_caslat_table[4] = {
  973. 0x5, /* 1.5 clocks */
  974. 0x2, /* 2.0 clocks */
  975. 0x6, /* 2.5 clocks */
  976. 0x3 /* 3.0 clocks */
  977. };
  978. caslat = mode_caslat_table[cas_latency - 1];
  979. } else {
  980. printf("Warning: unknown cas_latency %d\n", cas_latency);
  981. }
  982. #elif defined(CONFIG_FSL_DDR2)
  983. caslat = cas_latency;
  984. #endif
  985. bt = 0;
  986. switch (popts->burst_length) {
  987. case DDR_BL4:
  988. bl = 2;
  989. break;
  990. case DDR_BL8:
  991. bl = 3;
  992. break;
  993. default:
  994. printf("Error: invalid burst length of %u specified. "
  995. " Defaulting to 4 beats.\n",
  996. popts->burst_length);
  997. bl = 2;
  998. break;
  999. }
  1000. sdmode = (0
  1001. | ((mr & 0x3) << 14)
  1002. | ((pd & 0x1) << 12)
  1003. | ((wr & 0x7) << 9)
  1004. | ((dll_res & 0x1) << 8)
  1005. | ((mode & 0x1) << 7)
  1006. | ((caslat & 0x7) << 4)
  1007. | ((bt & 0x1) << 3)
  1008. | ((bl & 0x7) << 0)
  1009. );
  1010. ddr->ddr_sdram_mode = (0
  1011. | ((esdmode & 0xFFFF) << 16)
  1012. | ((sdmode & 0xFFFF) << 0)
  1013. );
  1014. debug("FSLDDR: ddr_sdram_mode = 0x%08x\n", ddr->ddr_sdram_mode);
  1015. }
  1016. #endif
  1017. /* DDR SDRAM Data Initialization (DDR_DATA_INIT) */
  1018. static void set_ddr_data_init(fsl_ddr_cfg_regs_t *ddr)
  1019. {
  1020. unsigned int init_value; /* Initialization value */
  1021. init_value = 0xDEADBEEF;
  1022. ddr->ddr_data_init = init_value;
  1023. }
  1024. /*
  1025. * DDR SDRAM Clock Control (DDR_SDRAM_CLK_CNTL)
  1026. * The old controller on the 8540/60 doesn't have this register.
  1027. * Hope it's OK to set it (to 0) anyway.
  1028. */
  1029. static void set_ddr_sdram_clk_cntl(fsl_ddr_cfg_regs_t *ddr,
  1030. const memctl_options_t *popts)
  1031. {
  1032. unsigned int clk_adjust; /* Clock adjust */
  1033. clk_adjust = popts->clk_adjust;
  1034. ddr->ddr_sdram_clk_cntl = (clk_adjust & 0xF) << 23;
  1035. debug("FSLDDR: clk_cntl = 0x%08x\n", ddr->ddr_sdram_clk_cntl);
  1036. }
  1037. /* DDR Initialization Address (DDR_INIT_ADDR) */
  1038. static void set_ddr_init_addr(fsl_ddr_cfg_regs_t *ddr)
  1039. {
  1040. unsigned int init_addr = 0; /* Initialization address */
  1041. ddr->ddr_init_addr = init_addr;
  1042. }
  1043. /* DDR Initialization Address (DDR_INIT_EXT_ADDR) */
  1044. static void set_ddr_init_ext_addr(fsl_ddr_cfg_regs_t *ddr)
  1045. {
  1046. unsigned int uia = 0; /* Use initialization address */
  1047. unsigned int init_ext_addr = 0; /* Initialization address */
  1048. ddr->ddr_init_ext_addr = (0
  1049. | ((uia & 0x1) << 31)
  1050. | (init_ext_addr & 0xF)
  1051. );
  1052. }
  1053. /* DDR SDRAM Timing Configuration 4 (TIMING_CFG_4) */
  1054. static void set_timing_cfg_4(fsl_ddr_cfg_regs_t *ddr,
  1055. const memctl_options_t *popts)
  1056. {
  1057. unsigned int rwt = 0; /* Read-to-write turnaround for same CS */
  1058. unsigned int wrt = 0; /* Write-to-read turnaround for same CS */
  1059. unsigned int rrt = 0; /* Read-to-read turnaround for same CS */
  1060. unsigned int wwt = 0; /* Write-to-write turnaround for same CS */
  1061. unsigned int dll_lock = 0; /* DDR SDRAM DLL Lock Time */
  1062. #if defined(CONFIG_FSL_DDR3)
  1063. if (popts->burst_length == DDR_BL8) {
  1064. /* We set BL/2 for fixed BL8 */
  1065. rrt = 0; /* BL/2 clocks */
  1066. wwt = 0; /* BL/2 clocks */
  1067. } else {
  1068. /* We need to set BL/2 + 2 to BC4 and OTF */
  1069. rrt = 2; /* BL/2 + 2 clocks */
  1070. wwt = 2; /* BL/2 + 2 clocks */
  1071. }
  1072. dll_lock = 1; /* tDLLK = 512 clocks from spec */
  1073. #endif
  1074. ddr->timing_cfg_4 = (0
  1075. | ((rwt & 0xf) << 28)
  1076. | ((wrt & 0xf) << 24)
  1077. | ((rrt & 0xf) << 20)
  1078. | ((wwt & 0xf) << 16)
  1079. | (dll_lock & 0x3)
  1080. );
  1081. debug("FSLDDR: timing_cfg_4 = 0x%08x\n", ddr->timing_cfg_4);
  1082. }
  1083. /* DDR SDRAM Timing Configuration 5 (TIMING_CFG_5) */
  1084. static void set_timing_cfg_5(fsl_ddr_cfg_regs_t *ddr, unsigned int cas_latency)
  1085. {
  1086. unsigned int rodt_on = 0; /* Read to ODT on */
  1087. unsigned int rodt_off = 0; /* Read to ODT off */
  1088. unsigned int wodt_on = 0; /* Write to ODT on */
  1089. unsigned int wodt_off = 0; /* Write to ODT off */
  1090. #if defined(CONFIG_FSL_DDR3)
  1091. /* rodt_on = timing_cfg_1[caslat] - timing_cfg_2[wrlat] + 1 */
  1092. rodt_on = cas_latency - ((ddr->timing_cfg_2 & 0x00780000) >> 19) + 1;
  1093. rodt_off = 4; /* 4 clocks */
  1094. wodt_on = 1; /* 1 clocks */
  1095. wodt_off = 4; /* 4 clocks */
  1096. #endif
  1097. ddr->timing_cfg_5 = (0
  1098. | ((rodt_on & 0x1f) << 24)
  1099. | ((rodt_off & 0x7) << 20)
  1100. | ((wodt_on & 0x1f) << 12)
  1101. | ((wodt_off & 0x7) << 8)
  1102. );
  1103. debug("FSLDDR: timing_cfg_5 = 0x%08x\n", ddr->timing_cfg_5);
  1104. }
  1105. /* DDR ZQ Calibration Control (DDR_ZQ_CNTL) */
  1106. static void set_ddr_zq_cntl(fsl_ddr_cfg_regs_t *ddr, unsigned int zq_en)
  1107. {
  1108. unsigned int zqinit = 0;/* POR ZQ Calibration Time (tZQinit) */
  1109. /* Normal Operation Full Calibration Time (tZQoper) */
  1110. unsigned int zqoper = 0;
  1111. /* Normal Operation Short Calibration Time (tZQCS) */
  1112. unsigned int zqcs = 0;
  1113. if (zq_en) {
  1114. zqinit = 9; /* 512 clocks */
  1115. zqoper = 8; /* 256 clocks */
  1116. zqcs = 6; /* 64 clocks */
  1117. }
  1118. ddr->ddr_zq_cntl = (0
  1119. | ((zq_en & 0x1) << 31)
  1120. | ((zqinit & 0xF) << 24)
  1121. | ((zqoper & 0xF) << 16)
  1122. | ((zqcs & 0xF) << 8)
  1123. );
  1124. debug("FSLDDR: zq_cntl = 0x%08x\n", ddr->ddr_zq_cntl);
  1125. }
  1126. /* DDR Write Leveling Control (DDR_WRLVL_CNTL) */
  1127. static void set_ddr_wrlvl_cntl(fsl_ddr_cfg_regs_t *ddr, unsigned int wrlvl_en,
  1128. const memctl_options_t *popts)
  1129. {
  1130. /*
  1131. * First DQS pulse rising edge after margining mode
  1132. * is programmed (tWL_MRD)
  1133. */
  1134. unsigned int wrlvl_mrd = 0;
  1135. /* ODT delay after margining mode is programmed (tWL_ODTEN) */
  1136. unsigned int wrlvl_odten = 0;
  1137. /* DQS/DQS_ delay after margining mode is programmed (tWL_DQSEN) */
  1138. unsigned int wrlvl_dqsen = 0;
  1139. /* WRLVL_SMPL: Write leveling sample time */
  1140. unsigned int wrlvl_smpl = 0;
  1141. /* WRLVL_WLR: Write leveling repeition time */
  1142. unsigned int wrlvl_wlr = 0;
  1143. /* WRLVL_START: Write leveling start time */
  1144. unsigned int wrlvl_start = 0;
  1145. /* suggest enable write leveling for DDR3 due to fly-by topology */
  1146. if (wrlvl_en) {
  1147. /* tWL_MRD min = 40 nCK, we set it 64 */
  1148. wrlvl_mrd = 0x6;
  1149. /* tWL_ODTEN 128 */
  1150. wrlvl_odten = 0x7;
  1151. /* tWL_DQSEN min = 25 nCK, we set it 32 */
  1152. wrlvl_dqsen = 0x5;
  1153. /*
  1154. * Write leveling sample time at least need 6 clocks
  1155. * higher than tWLO to allow enough time for progagation
  1156. * delay and sampling the prime data bits.
  1157. */
  1158. wrlvl_smpl = 0xf;
  1159. /*
  1160. * Write leveling repetition time
  1161. * at least tWLO + 6 clocks clocks
  1162. * we set it 64
  1163. */
  1164. wrlvl_wlr = 0x6;
  1165. /*
  1166. * Write leveling start time
  1167. * The value use for the DQS_ADJUST for the first sample
  1168. * when write leveling is enabled. It probably needs to be
  1169. * overriden per platform.
  1170. */
  1171. wrlvl_start = 0x8;
  1172. /*
  1173. * Override the write leveling sample and start time
  1174. * according to specific board
  1175. */
  1176. if (popts->wrlvl_override) {
  1177. wrlvl_smpl = popts->wrlvl_sample;
  1178. wrlvl_start = popts->wrlvl_start;
  1179. }
  1180. }
  1181. ddr->ddr_wrlvl_cntl = (0
  1182. | ((wrlvl_en & 0x1) << 31)
  1183. | ((wrlvl_mrd & 0x7) << 24)
  1184. | ((wrlvl_odten & 0x7) << 20)
  1185. | ((wrlvl_dqsen & 0x7) << 16)
  1186. | ((wrlvl_smpl & 0xf) << 12)
  1187. | ((wrlvl_wlr & 0x7) << 8)
  1188. | ((wrlvl_start & 0x1F) << 0)
  1189. );
  1190. debug("FSLDDR: wrlvl_cntl = 0x%08x\n", ddr->ddr_wrlvl_cntl);
  1191. }
  1192. /* DDR Self Refresh Counter (DDR_SR_CNTR) */
  1193. static void set_ddr_sr_cntr(fsl_ddr_cfg_regs_t *ddr, unsigned int sr_it)
  1194. {
  1195. /* Self Refresh Idle Threshold */
  1196. ddr->ddr_sr_cntr = (sr_it & 0xF) << 16;
  1197. }
  1198. static void set_ddr_eor(fsl_ddr_cfg_regs_t *ddr, const memctl_options_t *popts)
  1199. {
  1200. if (popts->addr_hash) {
  1201. ddr->ddr_eor = 0x40000000; /* address hash enable */
  1202. puts("Address hashing enabled.\n");
  1203. }
  1204. }
  1205. static void set_ddr_cdr1(fsl_ddr_cfg_regs_t *ddr, const memctl_options_t *popts)
  1206. {
  1207. ddr->ddr_cdr1 = popts->ddr_cdr1;
  1208. debug("FSLDDR: ddr_cdr1 = 0x%08x\n", ddr->ddr_cdr1);
  1209. }
  1210. unsigned int
  1211. check_fsl_memctl_config_regs(const fsl_ddr_cfg_regs_t *ddr)
  1212. {
  1213. unsigned int res = 0;
  1214. /*
  1215. * Check that DDR_SDRAM_CFG[RD_EN] and DDR_SDRAM_CFG[2T_EN] are
  1216. * not set at the same time.
  1217. */
  1218. if (ddr->ddr_sdram_cfg & 0x10000000
  1219. && ddr->ddr_sdram_cfg & 0x00008000) {
  1220. printf("Error: DDR_SDRAM_CFG[RD_EN] and DDR_SDRAM_CFG[2T_EN] "
  1221. " should not be set at the same time.\n");
  1222. res++;
  1223. }
  1224. return res;
  1225. }
  1226. unsigned int
  1227. compute_fsl_memctl_config_regs(const memctl_options_t *popts,
  1228. fsl_ddr_cfg_regs_t *ddr,
  1229. const common_timing_params_t *common_dimm,
  1230. const dimm_params_t *dimm_params,
  1231. unsigned int dbw_cap_adj,
  1232. unsigned int size_only)
  1233. {
  1234. unsigned int i;
  1235. unsigned int cas_latency;
  1236. unsigned int additive_latency;
  1237. unsigned int sr_it;
  1238. unsigned int zq_en;
  1239. unsigned int wrlvl_en;
  1240. unsigned int ip_rev = 0;
  1241. unsigned int unq_mrs_en = 0;
  1242. int cs_en = 1;
  1243. memset(ddr, 0, sizeof(fsl_ddr_cfg_regs_t));
  1244. if (common_dimm == NULL) {
  1245. printf("Error: subset DIMM params struct null pointer\n");
  1246. return 1;
  1247. }
  1248. /*
  1249. * Process overrides first.
  1250. *
  1251. * FIXME: somehow add dereated caslat to this
  1252. */
  1253. cas_latency = (popts->cas_latency_override)
  1254. ? popts->cas_latency_override_value
  1255. : common_dimm->lowest_common_SPD_caslat;
  1256. additive_latency = (popts->additive_latency_override)
  1257. ? popts->additive_latency_override_value
  1258. : common_dimm->additive_latency;
  1259. sr_it = (popts->auto_self_refresh_en)
  1260. ? popts->sr_it
  1261. : 0;
  1262. /* ZQ calibration */
  1263. zq_en = (popts->zq_en) ? 1 : 0;
  1264. /* write leveling */
  1265. wrlvl_en = (popts->wrlvl_en) ? 1 : 0;
  1266. /* Chip Select Memory Bounds (CSn_BNDS) */
  1267. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  1268. unsigned long long ea = 0, sa = 0;
  1269. unsigned int cs_per_dimm
  1270. = CONFIG_CHIP_SELECTS_PER_CTRL / CONFIG_DIMM_SLOTS_PER_CTLR;
  1271. unsigned int dimm_number
  1272. = i / cs_per_dimm;
  1273. unsigned long long rank_density
  1274. = dimm_params[dimm_number].rank_density;
  1275. if (((i == 1) && (popts->ba_intlv_ctl & FSL_DDR_CS0_CS1)) ||
  1276. ((i == 2) && (popts->ba_intlv_ctl & 0x04)) ||
  1277. ((i == 3) && (popts->ba_intlv_ctl & FSL_DDR_CS2_CS3))) {
  1278. /*
  1279. * Don't set up boundaries for unused CS
  1280. * cs1 for cs0_cs1, cs0_cs1_and_cs2_cs3, cs0_cs1_cs2_cs3
  1281. * cs2 for cs0_cs1_cs2_cs3
  1282. * cs3 for cs2_cs3, cs0_cs1_and_cs2_cs3, cs0_cs1_cs2_cs3
  1283. * But we need to set the ODT_RD_CFG and
  1284. * ODT_WR_CFG for CS1_CONFIG here.
  1285. */
  1286. set_csn_config(dimm_number, i, ddr, popts, dimm_params);
  1287. continue;
  1288. }
  1289. if (dimm_params[dimm_number].n_ranks == 0) {
  1290. debug("Skipping setup of CS%u "
  1291. "because n_ranks on DIMM %u is 0\n", i, dimm_number);
  1292. continue;
  1293. }
  1294. if (popts->memctl_interleaving && popts->ba_intlv_ctl) {
  1295. /*
  1296. * This works superbank 2CS
  1297. * There are 2 or more memory controllers configured
  1298. * identically, memory is interleaved between them,
  1299. * and each controller uses rank interleaving within
  1300. * itself. Therefore the starting and ending address
  1301. * on each controller is twice the amount present on
  1302. * each controller. If any CS is not included in the
  1303. * interleaving, the memory on that CS is not accssible
  1304. * and the total memory size is reduced. The CS is also
  1305. * disabled.
  1306. */
  1307. unsigned long long ctlr_density = 0;
  1308. switch (popts->ba_intlv_ctl & FSL_DDR_CS0_CS1_CS2_CS3) {
  1309. case FSL_DDR_CS0_CS1:
  1310. case FSL_DDR_CS0_CS1_AND_CS2_CS3:
  1311. ctlr_density = dimm_params[0].rank_density * 2;
  1312. if (i > 1)
  1313. cs_en = 0;
  1314. break;
  1315. case FSL_DDR_CS2_CS3:
  1316. ctlr_density = dimm_params[0].rank_density;
  1317. if (i > 0)
  1318. cs_en = 0;
  1319. break;
  1320. case FSL_DDR_CS0_CS1_CS2_CS3:
  1321. /*
  1322. * The four CS interleaving should have been verified by
  1323. * populate_memctl_options()
  1324. */
  1325. ctlr_density = dimm_params[0].rank_density * 4;
  1326. break;
  1327. default:
  1328. break;
  1329. }
  1330. ea = (CONFIG_NUM_DDR_CONTROLLERS *
  1331. (ctlr_density >> dbw_cap_adj)) - 1;
  1332. }
  1333. else if (!popts->memctl_interleaving && popts->ba_intlv_ctl) {
  1334. /*
  1335. * If memory interleaving between controllers is NOT
  1336. * enabled, the starting address for each memory
  1337. * controller is distinct. However, because rank
  1338. * interleaving is enabled, the starting and ending
  1339. * addresses of the total memory on that memory
  1340. * controller needs to be programmed into its
  1341. * respective CS0_BNDS.
  1342. */
  1343. switch (popts->ba_intlv_ctl & FSL_DDR_CS0_CS1_CS2_CS3) {
  1344. case FSL_DDR_CS0_CS1_CS2_CS3:
  1345. /* CS0+CS1+CS2+CS3 interleaving, only CS0_CNDS
  1346. * needs to be set.
  1347. */
  1348. sa = common_dimm->base_address;
  1349. ea = sa + (4 * (rank_density >> dbw_cap_adj))-1;
  1350. break;
  1351. case FSL_DDR_CS0_CS1_AND_CS2_CS3:
  1352. /* CS0+CS1 and CS2+CS3 interleaving, CS0_CNDS
  1353. * and CS2_CNDS need to be set.
  1354. */
  1355. if ((i == 2) && (dimm_number == 0)) {
  1356. sa = dimm_params[dimm_number].base_address +
  1357. 2 * (rank_density >> dbw_cap_adj);
  1358. ea = sa + 2 * (rank_density >> dbw_cap_adj) - 1;
  1359. } else {
  1360. sa = dimm_params[dimm_number].base_address;
  1361. ea = sa + (2 * (rank_density >>
  1362. dbw_cap_adj)) - 1;
  1363. }
  1364. break;
  1365. case FSL_DDR_CS0_CS1:
  1366. /* CS0+CS1 interleaving, CS0_CNDS needs
  1367. * to be set
  1368. */
  1369. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  1370. sa = dimm_params[dimm_number].base_address;
  1371. ea = sa + (rank_density >> dbw_cap_adj) - 1;
  1372. sa += (i % cs_per_dimm) * (rank_density >> dbw_cap_adj);
  1373. ea += (i % cs_per_dimm) * (rank_density >> dbw_cap_adj);
  1374. } else {
  1375. sa = 0;
  1376. ea = 0;
  1377. }
  1378. if (i == 0)
  1379. ea += (rank_density >> dbw_cap_adj);
  1380. break;
  1381. case FSL_DDR_CS2_CS3:
  1382. /* CS2+CS3 interleaving*/
  1383. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  1384. sa = dimm_params[dimm_number].base_address;
  1385. ea = sa + (rank_density >> dbw_cap_adj) - 1;
  1386. sa += (i % cs_per_dimm) * (rank_density >> dbw_cap_adj);
  1387. ea += (i % cs_per_dimm) * (rank_density >> dbw_cap_adj);
  1388. } else {
  1389. sa = 0;
  1390. ea = 0;
  1391. }
  1392. if (i == 2)
  1393. ea += (rank_density >> dbw_cap_adj);
  1394. break;
  1395. default: /* No bank(chip-select) interleaving */
  1396. break;
  1397. }
  1398. }
  1399. else if (popts->memctl_interleaving && !popts->ba_intlv_ctl) {
  1400. /*
  1401. * Only the rank on CS0 of each memory controller may
  1402. * be used if memory controller interleaving is used
  1403. * without rank interleaving within each memory
  1404. * controller. However, the ending address programmed
  1405. * into each CS0 must be the sum of the amount of
  1406. * memory in the two CS0 ranks.
  1407. */
  1408. if (i == 0) {
  1409. ea = (2 * (rank_density >> dbw_cap_adj)) - 1;
  1410. }
  1411. }
  1412. else if (!popts->memctl_interleaving && !popts->ba_intlv_ctl) {
  1413. /*
  1414. * No rank interleaving and no memory controller
  1415. * interleaving.
  1416. */
  1417. sa = dimm_params[dimm_number].base_address;
  1418. ea = sa + (rank_density >> dbw_cap_adj) - 1;
  1419. if (dimm_params[dimm_number].n_ranks > (i % cs_per_dimm)) {
  1420. sa += (i % cs_per_dimm) * (rank_density >> dbw_cap_adj);
  1421. ea += (i % cs_per_dimm) * (rank_density >> dbw_cap_adj);
  1422. } else {
  1423. sa = 0;
  1424. ea = 0;
  1425. }
  1426. }
  1427. sa >>= 24;
  1428. ea >>= 24;
  1429. ddr->cs[i].bnds = (0
  1430. | ((sa & 0xFFF) << 16) /* starting address MSB */
  1431. | ((ea & 0xFFF) << 0) /* ending address MSB */
  1432. );
  1433. debug("FSLDDR: cs[%d]_bnds = 0x%08x\n", i, ddr->cs[i].bnds);
  1434. if (cs_en) {
  1435. set_csn_config(dimm_number, i, ddr, popts, dimm_params);
  1436. set_csn_config_2(i, ddr);
  1437. } else
  1438. printf("CS%d is disabled.\n", i);
  1439. }
  1440. /*
  1441. * In the case we only need to compute the ddr sdram size, we only need
  1442. * to set csn registers, so return from here.
  1443. */
  1444. if (size_only)
  1445. return 0;
  1446. set_ddr_eor(ddr, popts);
  1447. #if !defined(CONFIG_FSL_DDR1)
  1448. set_timing_cfg_0(ddr, popts);
  1449. #endif
  1450. set_timing_cfg_3(ddr, common_dimm, cas_latency);
  1451. set_timing_cfg_1(ddr, popts, common_dimm, cas_latency);
  1452. set_timing_cfg_2(ddr, popts, common_dimm,
  1453. cas_latency, additive_latency);
  1454. set_ddr_cdr1(ddr, popts);
  1455. set_ddr_sdram_cfg(ddr, popts, common_dimm);
  1456. ip_rev = fsl_ddr_get_version();
  1457. if (ip_rev > 0x40400)
  1458. unq_mrs_en = 1;
  1459. set_ddr_sdram_cfg_2(ddr, popts, unq_mrs_en);
  1460. set_ddr_sdram_mode(ddr, popts, common_dimm,
  1461. cas_latency, additive_latency, unq_mrs_en);
  1462. set_ddr_sdram_mode_2(ddr, popts, unq_mrs_en);
  1463. set_ddr_sdram_interval(ddr, popts, common_dimm);
  1464. set_ddr_data_init(ddr);
  1465. set_ddr_sdram_clk_cntl(ddr, popts);
  1466. set_ddr_init_addr(ddr);
  1467. set_ddr_init_ext_addr(ddr);
  1468. set_timing_cfg_4(ddr, popts);
  1469. set_timing_cfg_5(ddr, cas_latency);
  1470. set_ddr_zq_cntl(ddr, zq_en);
  1471. set_ddr_wrlvl_cntl(ddr, wrlvl_en, popts);
  1472. set_ddr_sr_cntr(ddr, sr_it);
  1473. set_ddr_sdram_rcw(ddr, popts, common_dimm);
  1474. return check_fsl_memctl_config_regs(ddr);
  1475. }