mgsuvd.c 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237
  1. /*
  2. * (C) Copyright 2007
  3. * Heiko Schocher, DENX Software Engineering, hs@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <mpc8xx.h>
  25. #if defined(CONFIG_OF_BOARD_SETUP) && defined(CONFIG_OF_LIBFDT)
  26. #include <libfdt.h>
  27. #endif
  28. extern int ivm_read_eeprom (void);
  29. DECLARE_GLOBAL_DATA_PTR;
  30. const uint sdram_table[] =
  31. {
  32. 0x0f07fc04, 0x0ffffc04, 0x00bdfc04, 0x0ff77c00,
  33. 0x1ffffc05, 0xfffffc04, 0xfffffc04, 0xfffffc04,
  34. /* 0x08 Burst Read */
  35. 0x0f07fc04, 0x0ffffc04, 0x00bdfc04, 0x00fffc00,
  36. 0x00fffc00, 0x00fffc00, 0x0ff77c00, 0x1ffffc05,
  37. /* 0x10 Load mode register */
  38. 0x0ffffc34, 0x0ff57c04, 0x0ffffc04, 0x1ffffc05,
  39. 0xfffffc04, 0xfffffc04, 0xfffffc04, 0xfffffc04,
  40. /* 0x18 Single Write */
  41. 0x0f07fc04, 0x0ffffc00, 0x00bd7c04, 0x0ffffc04,
  42. 0x0ff77c04, 0x1ffffc05, 0xfffffc04, 0xfffffc04,
  43. /* 0x20 Burst Write */
  44. 0x0f07fc04, 0x0ffffc00, 0x00bd7c00, 0x00fffc00,
  45. 0x00fffc00, 0x00fffc04, 0x0ffffc04, 0x0ff77c04,
  46. 0x1ffffc05, 0xfffffc04, 0xfffffc04, 0xfffffc04,
  47. 0xfffffc04, 0xfffffc04, 0xfffffc04, 0xfffffc04,
  48. /* 0x30 Precharge all and Refresh */
  49. 0x0ff77c04, 0x0ffffc04, 0x0ff5fc84, 0x0ffffc04,
  50. 0x0ffffc04, 0x0ffffc84, 0x1ffffc05, 0xfffffc04,
  51. 0xfffffc04, 0xfffffc04, 0xfffffc04, 0xfffffc04,
  52. /* 0x3C Exception */
  53. 0x7ffffc04, 0xfffffc07, 0xfffffc04, 0xfffffc04,
  54. };
  55. int checkboard (void)
  56. {
  57. puts ("Board: Keymile mgsuvd\n");
  58. return (0);
  59. }
  60. phys_size_t initdram (int board_type)
  61. {
  62. volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;
  63. volatile memctl8xx_t *memctl = &immap->im_memctl;
  64. long int size;
  65. upmconfig (UPMB, (uint *) sdram_table,
  66. sizeof (sdram_table) / sizeof (uint));
  67. /*
  68. * Preliminary prescaler for refresh (depends on number of
  69. * banks): This value is selected for four cycles every 62.4 us
  70. * with two SDRAM banks or four cycles every 31.2 us with one
  71. * bank. It will be adjusted after memory sizing.
  72. */
  73. memctl->memc_mptpr = CONFIG_SYS_MPTPR;
  74. /*
  75. * The following value is used as an address (i.e. opcode) for
  76. * the LOAD MODE REGISTER COMMAND during SDRAM initialisation. If
  77. * the port size is 32bit the SDRAM does NOT "see" the lower two
  78. * address lines, i.e. mar=0x00000088 -> opcode=0x00000022 for
  79. * MICRON SDRAMs:
  80. * -> 0 00 010 0 010
  81. * | | | | +- Burst Length = 4
  82. * | | | +----- Burst Type = Sequential
  83. * | | +------- CAS Latency = 2
  84. * | +----------- Operating Mode = Standard
  85. * +-------------- Write Burst Mode = Programmed Burst Length
  86. */
  87. memctl->memc_mar = CONFIG_SYS_MAR;
  88. /*
  89. * Map controller banks 1 to the SDRAM banks 1 at
  90. * preliminary addresses - these have to be modified after the
  91. * SDRAM size has been determined.
  92. */
  93. memctl->memc_or1 = CONFIG_SYS_OR1_PRELIM;
  94. memctl->memc_br1 = CONFIG_SYS_BR1_PRELIM;
  95. memctl->memc_mbmr = CONFIG_SYS_MBMR & (~(MBMR_PTBE)); /* no refresh yet */
  96. udelay (200);
  97. /* perform SDRAM initializsation sequence */
  98. memctl->memc_mcr = 0x80802830; /* SDRAM bank 0 */
  99. udelay (1);
  100. memctl->memc_mcr = 0x80802110; /* SDRAM bank 0 - execute twice */
  101. udelay (1);
  102. memctl->memc_mbmr |= MBMR_PTBE; /* enable refresh */
  103. udelay (1000);
  104. /*
  105. * Check Bank 0 Memory Size for re-configuration
  106. *
  107. */
  108. size = get_ram_size(SDRAM_BASE1_PRELIM, SDRAM_MAX_SIZE);
  109. udelay (1000);
  110. debug ("SDRAM Bank 0: %ld MB\n", size >> 20);
  111. return (size);
  112. }
  113. /*
  114. * Early board initalization.
  115. */
  116. int board_early_init_r(void)
  117. {
  118. /* setup the UPIOx */
  119. *(char *)(CONFIG_SYS_PIGGY_BASE + 0x02) = 0xc0;
  120. *(char *)(CONFIG_SYS_PIGGY_BASE + 0x03) = 0x35;
  121. return 0;
  122. }
  123. int hush_init_var (void)
  124. {
  125. ivm_read_eeprom ();
  126. return 0;
  127. }
  128. #if defined(CONFIG_OF_BOARD_SETUP) && defined(CONFIG_OF_LIBFDT)
  129. /*
  130. * update "memory" property in the blob
  131. */
  132. void ft_blob_update (void *blob, bd_t *bd)
  133. {
  134. int ret, nodeoffset = 0;
  135. ulong brg_data[1] = {0};
  136. ulong memory_data[2] = {0};
  137. ulong flash_data[4] = {0};
  138. memory_data[0] = cpu_to_be32 (bd->bi_memstart);
  139. memory_data[1] = cpu_to_be32 (bd->bi_memsize);
  140. nodeoffset = fdt_path_offset (blob, "/memory");
  141. if (nodeoffset >= 0) {
  142. ret = fdt_setprop (blob, nodeoffset, "reg", memory_data,
  143. sizeof (memory_data));
  144. if (ret < 0)
  145. printf("ft_blob_update(): cannot set /memory/reg "
  146. "property err:%s\n", fdt_strerror (ret));
  147. } else {
  148. /* memory node is required in dts */
  149. printf("ft_blob_update(): cannot find /memory node "
  150. "err:%s\n", fdt_strerror (nodeoffset));
  151. }
  152. flash_data[2] = cpu_to_be32 (bd->bi_flashstart);
  153. flash_data[3] = cpu_to_be32 (bd->bi_flashsize);
  154. nodeoffset = fdt_path_offset (blob, "/localbus");
  155. if (nodeoffset >= 0) {
  156. ret = fdt_setprop (blob, nodeoffset, "ranges", flash_data,
  157. sizeof (flash_data));
  158. if (ret < 0)
  159. printf("ft_blob_update(): cannot set /localbus/ranges "
  160. "property err:%s\n", fdt_strerror (ret));
  161. } else {
  162. /* memory node is required in dts */
  163. printf("ft_blob_update(): cannot find /localbus node "
  164. "err:%s\n", fdt_strerror (nodeoffset));
  165. }
  166. /* BRG */
  167. brg_data[0] = cpu_to_be32 (bd->bi_busfreq);
  168. nodeoffset = fdt_path_offset (blob, "/soc/cpm");
  169. if (nodeoffset >= 0) {
  170. ret = fdt_setprop (blob, nodeoffset, "brg-frequency", brg_data,
  171. sizeof (brg_data));
  172. if (ret < 0)
  173. printf("ft_blob_update(): cannot set /soc/cpm/brg-frequency "
  174. "property err:%s\n", fdt_strerror(ret));
  175. } else {
  176. /* memory node is required in dts */
  177. printf("ft_blob_update(): cannot find /soc/cpm node "
  178. "err:%s\n", fdt_strerror (nodeoffset));
  179. }
  180. /* MAC Adresse */
  181. nodeoffset = fdt_path_offset (blob, "/soc/cpm/ethernet");
  182. if (nodeoffset >= 0) {
  183. ret = fdt_setprop (blob, nodeoffset, "mac-address", bd->bi_enetaddr,
  184. sizeof (uchar) * 6);
  185. if (ret < 0)
  186. printf("ft_blob_update(): cannot set /soc/cpm/scc/mac-address "
  187. "property err:%s\n", fdt_strerror (ret));
  188. } else {
  189. /* memory node is required in dts */
  190. printf("ft_blob_update(): cannot find /soc/cpm/ethernet node "
  191. "err:%s\n", fdt_strerror (nodeoffset));
  192. }
  193. }
  194. void ft_board_setup(void *blob, bd_t *bd)
  195. {
  196. ft_cpu_setup (blob, bd);
  197. ft_blob_update (blob, bd);
  198. }
  199. #endif /* defined(CONFIG_OF_BOARD_SETUP) && defined(CONFIG_OF_LIBFDT) */
  200. int i2c_soft_read_pin (void)
  201. {
  202. int val;
  203. *(unsigned short *)(I2C_BASE_DIR) &= ~SDA_CONF;
  204. udelay(1);
  205. val = *(unsigned char *)(I2C_BASE_PORT);
  206. return ((val & SDA_BIT) == SDA_BIT);
  207. }