omap3_beagle.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353
  1. /*
  2. * (C) Copyright 2006-2008
  3. * Texas Instruments.
  4. * Richard Woodruff <r-woodruff2@ti.com>
  5. * Syed Mohammed Khasim <x0khasim@ti.com>
  6. *
  7. * Configuration settings for the TI OMAP3530 Beagle board.
  8. *
  9. * See file CREDITS for list of people who contributed to this
  10. * project.
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License as
  14. * published by the Free Software Foundation; either version 2 of
  15. * the License, or (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  25. * MA 02111-1307 USA
  26. */
  27. #ifndef __CONFIG_H
  28. #define __CONFIG_H
  29. /*
  30. * High Level Configuration Options
  31. */
  32. #define CONFIG_ARMV7 1 /* This is an ARM V7 CPU core */
  33. #define CONFIG_OMAP 1 /* in a TI OMAP core */
  34. #define CONFIG_OMAP34XX 1 /* which is a 34XX */
  35. #define CONFIG_OMAP3430 1 /* which is in a 3430 */
  36. #define CONFIG_OMAP3_BEAGLE 1 /* working with BEAGLE */
  37. #define CONFIG_SDRC /* The chip has SDRC controller */
  38. #include <asm/arch/cpu.h> /* get chip and board defs */
  39. #include <asm/arch/omap3.h>
  40. /*
  41. * Display CPU and Board information
  42. */
  43. #define CONFIG_DISPLAY_CPUINFO 1
  44. #define CONFIG_DISPLAY_BOARDINFO 1
  45. /* Clock Defines */
  46. #define V_OSCK 26000000 /* Clock output from T2 */
  47. #define V_SCLK (V_OSCK >> 1)
  48. #undef CONFIG_USE_IRQ /* no support for IRQs */
  49. #define CONFIG_MISC_INIT_R
  50. #define CONFIG_OF_LIBFDT 1
  51. /*
  52. * The early kernel mapping on ARM currently only maps from the base of DRAM
  53. * to the end of the kernel image. The kernel is loaded at DRAM base + 0x8000.
  54. * The early kernel pagetable uses DRAM base + 0x4000 to DRAM base + 0x8000,
  55. * so that leaves DRAM base to DRAM base + 0x4000 available.
  56. */
  57. #define CONFIG_SYS_BOOTMAPSZ 0x4000
  58. #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
  59. #define CONFIG_SETUP_MEMORY_TAGS 1
  60. #define CONFIG_INITRD_TAG 1
  61. #define CONFIG_REVISION_TAG 1
  62. /*
  63. * Size of malloc() pool
  64. */
  65. #define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB */
  66. /* Sector */
  67. #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10))
  68. /* initial data */
  69. /*
  70. * Hardware drivers
  71. */
  72. /*
  73. * NS16550 Configuration
  74. */
  75. #define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
  76. #define CONFIG_SYS_NS16550
  77. #define CONFIG_SYS_NS16550_SERIAL
  78. #define CONFIG_SYS_NS16550_REG_SIZE (-4)
  79. #define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
  80. /*
  81. * select serial console configuration
  82. */
  83. #define CONFIG_CONS_INDEX 3
  84. #define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
  85. #define CONFIG_SERIAL3 3 /* UART3 on Beagle Rev 2 */
  86. /* allow to overwrite serial and ethaddr */
  87. #define CONFIG_ENV_OVERWRITE
  88. #define CONFIG_BAUDRATE 115200
  89. #define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
  90. 115200}
  91. #define CONFIG_GENERIC_MMC 1
  92. #define CONFIG_MMC 1
  93. #define CONFIG_OMAP_HSMMC 1
  94. #define CONFIG_DOS_PARTITION 1
  95. /* DDR - I use Micron DDR */
  96. #define CONFIG_OMAP3_MICRON_DDR 1
  97. /* USB */
  98. #define CONFIG_MUSB_UDC 1
  99. #define CONFIG_USB_OMAP3 1
  100. #define CONFIG_TWL4030_USB 1
  101. /* USB device configuration */
  102. #define CONFIG_USB_DEVICE 1
  103. #define CONFIG_USB_TTY 1
  104. #define CONFIG_SYS_CONSOLE_IS_IN_ENV 1
  105. /* commands to include */
  106. #include <config_cmd_default.h>
  107. #define CONFIG_CMD_CACHE
  108. #define CONFIG_CMD_EXT2 /* EXT2 Support */
  109. #define CONFIG_CMD_FAT /* FAT support */
  110. #define CONFIG_CMD_JFFS2 /* JFFS2 Support */
  111. #define CONFIG_CMD_MTDPARTS /* Enable MTD parts commands */
  112. #define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
  113. #define MTDIDS_DEFAULT "nand0=nand"
  114. #define MTDPARTS_DEFAULT "mtdparts=nand:512k(x-loader),"\
  115. "1920k(u-boot),128k(u-boot-env),"\
  116. "4m(kernel),-(fs)"
  117. #define CONFIG_CMD_I2C /* I2C serial bus support */
  118. #define CONFIG_CMD_MMC /* MMC support */
  119. #define CONFIG_CMD_NAND /* NAND support */
  120. #undef CONFIG_CMD_FLASH /* flinfo, erase, protect */
  121. #undef CONFIG_CMD_FPGA /* FPGA configuration Support */
  122. #undef CONFIG_CMD_IMI /* iminfo */
  123. #undef CONFIG_CMD_IMLS /* List all found images */
  124. #undef CONFIG_CMD_NET /* bootp, tftpboot, rarpboot */
  125. #undef CONFIG_CMD_NFS /* NFS support */
  126. #define CONFIG_SYS_NO_FLASH
  127. #define CONFIG_HARD_I2C 1
  128. #define CONFIG_SYS_I2C_SPEED 100000
  129. #define CONFIG_SYS_I2C_SLAVE 1
  130. #define CONFIG_SYS_I2C_BUS 0
  131. #define CONFIG_SYS_I2C_BUS_SELECT 1
  132. #define CONFIG_I2C_MULTI_BUS 1
  133. #define CONFIG_DRIVER_OMAP34XX_I2C 1
  134. /*
  135. * TWL4030
  136. */
  137. #define CONFIG_TWL4030_POWER 1
  138. #define CONFIG_TWL4030_LED 1
  139. /*
  140. * Board NAND Info.
  141. */
  142. #define CONFIG_SYS_NAND_QUIET_TEST 1
  143. #define CONFIG_NAND_OMAP_GPMC
  144. #define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
  145. /* to access nand */
  146. #define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
  147. /* to access nand at */
  148. /* CS0 */
  149. #define GPMC_NAND_ECC_LP_x16_LAYOUT 1
  150. #define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND */
  151. /* devices */
  152. #define CONFIG_JFFS2_NAND
  153. /* nand device jffs2 lives on */
  154. #define CONFIG_JFFS2_DEV "nand0"
  155. /* start of jffs2 partition */
  156. #define CONFIG_JFFS2_PART_OFFSET 0x680000
  157. #define CONFIG_JFFS2_PART_SIZE 0xf980000 /* size of jffs2 */
  158. /* partition */
  159. /* Environment information */
  160. #define CONFIG_BOOTDELAY 10
  161. #define CONFIG_EXTRA_ENV_SETTINGS \
  162. "loadaddr=0x82000000\0" \
  163. "usbtty=cdc_acm\0" \
  164. "console=ttyS2,115200n8\0" \
  165. "mpurate=500\0" \
  166. "vram=12M\0" \
  167. "dvimode=1024x768MR-16@60\0" \
  168. "defaultdisplay=dvi\0" \
  169. "mmcdev=0\0" \
  170. "mmcroot=/dev/mmcblk0p2 rw\0" \
  171. "mmcrootfstype=ext3 rootwait\0" \
  172. "nandroot=/dev/mtdblock4 rw\0" \
  173. "nandrootfstype=jffs2\0" \
  174. "mmcargs=setenv bootargs console=${console} " \
  175. "mpurate=${mpurate} " \
  176. "vram=${vram} " \
  177. "omapfb.mode=dvi:${dvimode} " \
  178. "omapfb.debug=y " \
  179. "omapdss.def_disp=${defaultdisplay} " \
  180. "root=${mmcroot} " \
  181. "rootfstype=${mmcrootfstype}\0" \
  182. "nandargs=setenv bootargs console=${console} " \
  183. "mpurate=${mpurate} " \
  184. "vram=${vram} " \
  185. "omapfb.mode=dvi:${dvimode} " \
  186. "omapfb.debug=y " \
  187. "omapdss.def_disp=${defaultdisplay} " \
  188. "root=${nandroot} " \
  189. "rootfstype=${nandrootfstype}\0" \
  190. "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
  191. "bootscript=echo Running bootscript from mmc ...; " \
  192. "source ${loadaddr}\0" \
  193. "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
  194. "mmcboot=echo Booting from mmc ...; " \
  195. "run mmcargs; " \
  196. "bootm ${loadaddr}\0" \
  197. "nandboot=echo Booting from nand ...; " \
  198. "run nandargs; " \
  199. "nand read ${loadaddr} 280000 400000; " \
  200. "bootm ${loadaddr}\0" \
  201. #define CONFIG_BOOTCOMMAND \
  202. "if mmc rescan ${mmcdev}; then " \
  203. "if run loadbootscript; then " \
  204. "run bootscript; " \
  205. "else " \
  206. "if run loaduimage; then " \
  207. "run mmcboot; " \
  208. "else run nandboot; " \
  209. "fi; " \
  210. "fi; " \
  211. "else run nandboot; fi"
  212. #define CONFIG_AUTO_COMPLETE 1
  213. /*
  214. * Miscellaneous configurable options
  215. */
  216. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  217. #define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
  218. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  219. #define CONFIG_SYS_PROMPT "OMAP3 beagleboard.org # "
  220. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  221. /* Print Buffer Size */
  222. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
  223. sizeof(CONFIG_SYS_PROMPT) + 16)
  224. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  225. /* Boot Argument Buffer Size */
  226. #define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
  227. #define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0) /* memtest */
  228. /* works on */
  229. #define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
  230. 0x01F00000) /* 31MB */
  231. #define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default */
  232. /* load address */
  233. /*
  234. * OMAP3 has 12 GP timers, they can be driven by the system clock
  235. * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
  236. * This rate is divided by a local divisor.
  237. */
  238. #define CONFIG_SYS_TIMERBASE (OMAP34XX_GPT2)
  239. #define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
  240. #define CONFIG_SYS_HZ 1000
  241. /*-----------------------------------------------------------------------
  242. * Stack sizes
  243. *
  244. * The stack sizes are set up in start.S using the settings below
  245. */
  246. #define CONFIG_STACKSIZE (128 << 10) /* regular stack 128 KiB */
  247. #ifdef CONFIG_USE_IRQ
  248. #define CONFIG_STACKSIZE_IRQ (4 << 10) /* IRQ stack 4 KiB */
  249. #define CONFIG_STACKSIZE_FIQ (4 << 10) /* FIQ stack 4 KiB */
  250. #endif
  251. /*-----------------------------------------------------------------------
  252. * Physical Memory Map
  253. */
  254. #define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
  255. #define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
  256. #define PHYS_SDRAM_1_SIZE (32 << 20) /* at least 32 MiB */
  257. #define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
  258. /* SDRAM Bank Allocation method */
  259. #define SDRC_R_B_C 1
  260. /*-----------------------------------------------------------------------
  261. * FLASH and environment organization
  262. */
  263. /* **** PISMO SUPPORT *** */
  264. /* Configure the PISMO */
  265. #define PISMO1_NAND_SIZE GPMC_SIZE_128M
  266. #define PISMO1_ONEN_SIZE GPMC_SIZE_128M
  267. #define CONFIG_SYS_MAX_FLASH_SECT 520 /* max number of sectors on */
  268. /* one chip */
  269. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of flash banks */
  270. #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */
  271. #define CONFIG_SYS_FLASH_BASE boot_flash_base
  272. /* Monitor at start of flash */
  273. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
  274. #define CONFIG_SYS_ONENAND_BASE ONENAND_MAP
  275. #define CONFIG_ENV_IS_IN_NAND 1
  276. #define ONENAND_ENV_OFFSET 0x260000 /* environment starts here */
  277. #define SMNAND_ENV_OFFSET 0x260000 /* environment starts here */
  278. #define CONFIG_SYS_ENV_SECT_SIZE boot_flash_sec
  279. #define CONFIG_ENV_OFFSET boot_flash_off
  280. #define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET
  281. /*-----------------------------------------------------------------------
  282. * CFI FLASH driver setup
  283. */
  284. /* timeout values are in ticks */
  285. #define CONFIG_SYS_FLASH_ERASE_TOUT (100 * CONFIG_SYS_HZ)
  286. #define CONFIG_SYS_FLASH_WRITE_TOUT (100 * CONFIG_SYS_HZ)
  287. /* Flash banks JFFS2 should use */
  288. #define CONFIG_SYS_MAX_MTD_BANKS (CONFIG_SYS_MAX_FLASH_BANKS + \
  289. CONFIG_SYS_MAX_NAND_DEVICE)
  290. #define CONFIG_SYS_JFFS2_MEM_NAND
  291. /* use flash_info[2] */
  292. #define CONFIG_SYS_JFFS2_FIRST_BANK CONFIG_SYS_MAX_FLASH_BANKS
  293. #define CONFIG_SYS_JFFS2_NUM_BANKS 1
  294. #ifndef __ASSEMBLY__
  295. extern unsigned int boot_flash_base;
  296. extern volatile unsigned int boot_flash_env_addr;
  297. extern unsigned int boot_flash_off;
  298. extern unsigned int boot_flash_sec;
  299. extern unsigned int boot_flash_type;
  300. #endif
  301. /* additions for new relocation code, must be added to all boards */
  302. #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
  303. #define CONFIG_SYS_INIT_SP_ADDR (LOW_LEVEL_SRAM_STACK - GENERATED_GBL_DATA_SIZE)
  304. #endif /* __CONFIG_H */