options.c 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269
  1. /*
  2. * Copyright 2008 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * Version 2 as published by the Free Software Foundation.
  7. */
  8. #include <common.h>
  9. #include <asm/fsl_ddr_sdram.h>
  10. #include "ddr.h"
  11. /* Board-specific functions defined in each board's ddr.c */
  12. extern void fsl_ddr_board_options(memctl_options_t *popts,
  13. dimm_params_t *pdimm,
  14. unsigned int ctrl_num);
  15. unsigned int populate_memctl_options(int all_DIMMs_registered,
  16. memctl_options_t *popts,
  17. dimm_params_t *pdimm,
  18. unsigned int ctrl_num)
  19. {
  20. unsigned int i;
  21. const char *p;
  22. /* Chip select options. */
  23. /* Pick chip-select local options. */
  24. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  25. /* If not DDR2, odt_rd_cfg and odt_wr_cfg need to be 0. */
  26. /* only for single CS? */
  27. popts->cs_local_opts[i].odt_rd_cfg = 0;
  28. popts->cs_local_opts[i].odt_wr_cfg = 1;
  29. popts->cs_local_opts[i].auto_precharge = 0;
  30. }
  31. /* Pick interleaving mode. */
  32. /*
  33. * 0 = no interleaving
  34. * 1 = interleaving between 2 controllers
  35. */
  36. popts->memctl_interleaving = 0;
  37. /*
  38. * 0 = cacheline
  39. * 1 = page
  40. * 2 = (logical) bank
  41. * 3 = superbank (only if CS interleaving is enabled)
  42. */
  43. popts->memctl_interleaving_mode = 0;
  44. /*
  45. * 0: cacheline: bit 30 of the 36-bit physical addr selects the memctl
  46. * 1: page: bit to the left of the column bits selects the memctl
  47. * 2: bank: bit to the left of the bank bits selects the memctl
  48. * 3: superbank: bit to the left of the chip select selects the memctl
  49. *
  50. * NOTE: ba_intlv (rank interleaving) is independent of memory
  51. * controller interleaving; it is only within a memory controller.
  52. * Must use superbank interleaving if rank interleaving is used and
  53. * memory controller interleaving is enabled.
  54. */
  55. /*
  56. * 0 = no
  57. * 0x40 = CS0,CS1
  58. * 0x20 = CS2,CS3
  59. * 0x60 = CS0,CS1 + CS2,CS3
  60. * 0x04 = CS0,CS1,CS2,CS3
  61. */
  62. popts->ba_intlv_ctl = 0;
  63. /* Memory Organization Parameters */
  64. popts->registered_dimm_en = all_DIMMs_registered;
  65. /* Operational Mode Paramters */
  66. /* Pick ECC modes */
  67. #ifdef CONFIG_DDR_ECC
  68. popts->ECC_mode = 1; /* 0 = disabled, 1 = enabled */
  69. #else
  70. popts->ECC_mode = 0; /* 0 = disabled, 1 = enabled */
  71. #endif
  72. popts->ECC_init_using_memctl = 1; /* 0 = use DMA, 1 = use memctl */
  73. /*
  74. * Choose DQS config
  75. * 0 for DDR1
  76. * 1 for DDR2
  77. */
  78. #if defined(CONFIG_FSL_DDR1)
  79. popts->DQS_config = 0;
  80. #elif defined(CONFIG_FSL_DDR2)
  81. popts->DQS_config = 1;
  82. #else
  83. #error "Fix DQS for DDR3"
  84. #endif
  85. /* Choose self-refresh during sleep. */
  86. popts->self_refresh_in_sleep = 1;
  87. /* Choose dynamic power management mode. */
  88. popts->dynamic_power = 0;
  89. /* 0 = 64-bit, 1 = 32-bit, 2 = 16-bit */
  90. popts->data_bus_width = 0;
  91. /* Choose burst length. */
  92. popts->burst_length = 4; /* has to be 4 for DDR2 */
  93. /* Global Timing Parameters. */
  94. debug("mclk_ps = %u ps\n", get_memory_clk_period_ps());
  95. /* Pick a caslat override. */
  96. popts->cas_latency_override = 0;
  97. popts->cas_latency_override_value = 3;
  98. if (popts->cas_latency_override) {
  99. debug("using caslat override value = %u\n",
  100. popts->cas_latency_override_value);
  101. }
  102. /* Decide whether to use the computed derated latency */
  103. popts->use_derated_caslat = 0;
  104. /* Choose an additive latency. */
  105. popts->additive_latency_override = 0;
  106. popts->additive_latency_override_value = 3;
  107. if (popts->additive_latency_override) {
  108. debug("using additive latency override value = %u\n",
  109. popts->additive_latency_override_value);
  110. }
  111. /*
  112. * 2T_EN setting
  113. *
  114. * Factors to consider for 2T_EN:
  115. * - number of DIMMs installed
  116. * - number of components, number of active ranks
  117. * - how much time you want to spend playing around
  118. */
  119. popts->twoT_en = 1;
  120. popts->threeT_en = 0;
  121. /*
  122. * BSTTOPRE precharge interval
  123. *
  124. * Set this to 0 for global auto precharge
  125. *
  126. * FIXME: Should this be configured in picoseconds?
  127. * Why it should be in ps: better understanding of this
  128. * relative to actual DRAM timing parameters such as tRAS.
  129. * e.g. tRAS(min) = 40 ns
  130. */
  131. popts->bstopre = 0x100;
  132. /* Minimum CKE pulse width -- tCKE(MIN) */
  133. popts->tCKE_clock_pulse_width_ps
  134. = mclk_to_picos(FSL_DDR_MIN_TCKE_PULSE_WIDTH_DDR);
  135. /*
  136. * Window for four activates -- tFAW
  137. *
  138. * FIXME: UM: applies only to DDR2/DDR3 with eight logical banks only
  139. * FIXME: varies depending upon number of column addresses or data
  140. * FIXME: width, was considering looking at pdimm->primary_sdram_width
  141. */
  142. #if defined(CONFIG_FSL_DDR1)
  143. popts->tFAW_window_four_activates_ps = mclk_to_picos(1);
  144. #elif defined(CONFIG_FSL_DDR2)
  145. /*
  146. * x4/x8; some datasheets have 35000
  147. * x16 wide columns only? Use 50000?
  148. */
  149. popts->tFAW_window_four_activates_ps = 37500;
  150. #elif defined(CONFIG_FSL_DDR3)
  151. #error "FIXME determine four activates for DDR3"
  152. #endif
  153. /*
  154. * Check interleaving configuration from environment.
  155. * Please refer to doc/README.fsl-ddr for the detail.
  156. *
  157. * If memory controller interleaving is enabled, then the data
  158. * bus widths must be programmed identically for the 2 memory
  159. * controllers.
  160. *
  161. * XXX: Attempt to set both controllers to the same chip select
  162. * interleaving mode. It will do a best effort to get the
  163. * requested ranks interleaved together such that the result
  164. * should be a subset of the requested configuration.
  165. */
  166. if ((p = getenv("memctl_intlv_ctl")) != NULL) {
  167. if (pdimm[0].n_ranks == 0) {
  168. printf("There is no rank on CS0. Because only rank on \
  169. CS0 and ranks chip-select interleaved with CS0\
  170. are controller interleaved, force non memory \
  171. controller interleaving\n");
  172. popts->memctl_interleaving = 0;
  173. } else {
  174. popts->memctl_interleaving = 1;
  175. if (strcmp(p, "cacheline") == 0)
  176. popts->memctl_interleaving_mode =
  177. FSL_DDR_CACHE_LINE_INTERLEAVING;
  178. else if (strcmp(p, "page") == 0)
  179. popts->memctl_interleaving_mode =
  180. FSL_DDR_PAGE_INTERLEAVING;
  181. else if (strcmp(p, "bank") == 0)
  182. popts->memctl_interleaving_mode =
  183. FSL_DDR_BANK_INTERLEAVING;
  184. else if (strcmp(p, "superbank") == 0)
  185. popts->memctl_interleaving_mode =
  186. FSL_DDR_SUPERBANK_INTERLEAVING;
  187. else
  188. popts->memctl_interleaving_mode =
  189. simple_strtoul(p, NULL, 0);
  190. }
  191. }
  192. if( (p = getenv("ba_intlv_ctl")) != NULL) {
  193. if (strcmp(p, "cs0_cs1") == 0)
  194. popts->ba_intlv_ctl = FSL_DDR_CS0_CS1;
  195. else if (strcmp(p, "cs2_cs3") == 0)
  196. popts->ba_intlv_ctl = FSL_DDR_CS2_CS3;
  197. else if (strcmp(p, "cs0_cs1_and_cs2_cs3") == 0)
  198. popts->ba_intlv_ctl = FSL_DDR_CS0_CS1_AND_CS2_CS3;
  199. else if (strcmp(p, "cs0_cs1_cs2_cs3") == 0)
  200. popts->ba_intlv_ctl = FSL_DDR_CS0_CS1_CS2_CS3;
  201. else
  202. popts->ba_intlv_ctl = simple_strtoul(p, NULL, 0);
  203. switch (popts->ba_intlv_ctl & FSL_DDR_CS0_CS1_CS2_CS3) {
  204. case FSL_DDR_CS0_CS1_CS2_CS3:
  205. case FSL_DDR_CS0_CS1:
  206. if (pdimm[0].n_ranks != 2) {
  207. popts->ba_intlv_ctl = 0;
  208. printf("No enough bank(chip-select) for \
  209. CS0+CS1, force non-interleaving!\n");
  210. }
  211. break;
  212. case FSL_DDR_CS2_CS3:
  213. if (pdimm[1].n_ranks !=2){
  214. popts->ba_intlv_ctl = 0;
  215. printf("No enough bank(CS) for CS2+CS3, \
  216. force non-interleaving!\n");
  217. }
  218. break;
  219. case FSL_DDR_CS0_CS1_AND_CS2_CS3:
  220. if ((pdimm[0].n_ranks != 2)||(pdimm[1].n_ranks != 2)) {
  221. popts->ba_intlv_ctl = 0;
  222. printf("No enough bank(CS) for CS0+CS1 or \
  223. CS2+CS3, force non-interleaving!\n");
  224. }
  225. break;
  226. default:
  227. popts->ba_intlv_ctl = 0;
  228. break;
  229. }
  230. }
  231. fsl_ddr_board_options(popts, pdimm, ctrl_num);
  232. return 0;
  233. }