P2041RDB.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691
  1. /*
  2. * Copyright 2011 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. /*
  23. * P2041 RDB board configuration file
  24. *
  25. */
  26. #ifndef __CONFIG_H
  27. #define __CONFIG_H
  28. #define CONFIG_P2041RDB
  29. #define CONFIG_PHYS_64BIT
  30. #define CONFIG_PPC_P2041
  31. #ifdef CONFIG_RAMBOOT_PBL
  32. #define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
  33. #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
  34. #endif
  35. /* High Level Configuration Options */
  36. #define CONFIG_BOOKE
  37. #define CONFIG_E500 /* BOOKE e500 family */
  38. #define CONFIG_E500MC /* BOOKE e500mc family */
  39. #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
  40. #define CONFIG_MPC85xx /* MPC85xx/PQ3 platform */
  41. #define CONFIG_FSL_CORENET /* Freescale CoreNet platform */
  42. #define CONFIG_MP /* support multiple processors */
  43. #ifndef CONFIG_SYS_TEXT_BASE
  44. #define CONFIG_SYS_TEXT_BASE 0xeff80000
  45. #endif
  46. #ifndef CONFIG_RESET_VECTOR_ADDRESS
  47. #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
  48. #endif
  49. #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
  50. #define CONFIG_SYS_NUM_CPC CONFIG_NUM_DDR_CONTROLLERS
  51. #define CONFIG_FSL_ELBC /* Has Enhanced localbus controller */
  52. #define CONFIG_PCI /* Enable PCI/PCIE */
  53. #define CONFIG_PCIE1 /* PCIE controler 1 */
  54. #define CONFIG_PCIE2 /* PCIE controler 2 */
  55. #define CONFIG_PCIE3 /* PCIE controler 3 */
  56. #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
  57. #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
  58. #define CONFIG_SYS_SRIO
  59. #define CONFIG_SRIO1 /* SRIO port 1 */
  60. #define CONFIG_SRIO2 /* SRIO port 2 */
  61. #define CONFIG_SYS_DPAA_RMAN /* RMan */
  62. #define CONFIG_FSL_LAW /* Use common FSL init code */
  63. #define CONFIG_ENV_OVERWRITE
  64. #ifdef CONFIG_SYS_NO_FLASH
  65. #define CONFIG_ENV_IS_NOWHERE
  66. #else
  67. #define CONFIG_FLASH_CFI_DRIVER
  68. #define CONFIG_SYS_FLASH_CFI
  69. #endif
  70. #if defined(CONFIG_SPIFLASH)
  71. #define CONFIG_SYS_EXTRA_ENV_RELOC
  72. #define CONFIG_ENV_IS_IN_SPI_FLASH
  73. #define CONFIG_ENV_SPI_BUS 0
  74. #define CONFIG_ENV_SPI_CS 0
  75. #define CONFIG_ENV_SPI_MAX_HZ 10000000
  76. #define CONFIG_ENV_SPI_MODE 0
  77. #define CONFIG_ENV_SIZE 0x2000 /* 8KB */
  78. #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
  79. #define CONFIG_ENV_SECT_SIZE 0x10000
  80. #elif defined(CONFIG_SDCARD)
  81. #define CONFIG_SYS_EXTRA_ENV_RELOC
  82. #define CONFIG_ENV_IS_IN_MMC
  83. #define CONFIG_FSL_FIXED_MMC_LOCATION
  84. #define CONFIG_SYS_MMC_ENV_DEV 0
  85. #define CONFIG_ENV_SIZE 0x2000
  86. #define CONFIG_ENV_OFFSET (512 * 1097)
  87. #else
  88. #define CONFIG_ENV_IS_IN_FLASH
  89. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE \
  90. - CONFIG_ENV_SECT_SIZE)
  91. #define CONFIG_ENV_SIZE 0x2000
  92. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
  93. #endif
  94. #ifndef __ASSEMBLY__
  95. unsigned long get_board_sys_clk(unsigned long dummy);
  96. #endif
  97. #define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0)
  98. /*
  99. * These can be toggled for performance analysis, otherwise use default.
  100. */
  101. #define CONFIG_SYS_CACHE_STASHING
  102. #define CONFIG_BACKSIDE_L2_CACHE
  103. #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
  104. #define CONFIG_BTB /* toggle branch predition */
  105. #define CONFIG_ENABLE_36BIT_PHYS
  106. #ifdef CONFIG_PHYS_64BIT
  107. #define CONFIG_ADDR_MAP
  108. #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
  109. #endif
  110. #define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */
  111. #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
  112. #define CONFIG_SYS_MEMTEST_END 0x00400000
  113. #define CONFIG_SYS_ALT_MEMTEST
  114. #define CONFIG_PANIC_HANG /* do not reset board on panic */
  115. /*
  116. * Config the L3 Cache as L3 SRAM
  117. */
  118. #define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE
  119. #ifdef CONFIG_PHYS_64BIT
  120. #define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | \
  121. CONFIG_RAMBOOT_TEXT_BASE)
  122. #else
  123. #define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR
  124. #endif
  125. #define CONFIG_SYS_L3_SIZE (1024 << 10)
  126. #define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
  127. #ifdef CONFIG_PHYS_64BIT
  128. #define CONFIG_SYS_DCSRBAR 0xf0000000
  129. #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
  130. #endif
  131. /* EEPROM */
  132. #define CONFIG_ID_EEPROM
  133. #define CONFIG_SYS_I2C_EEPROM_NXID
  134. #define CONFIG_SYS_EEPROM_BUS_NUM 0
  135. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
  136. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  137. /*
  138. * DDR Setup
  139. */
  140. #define CONFIG_VERY_BIG_RAM
  141. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
  142. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  143. #define CONFIG_DIMM_SLOTS_PER_CTLR 1
  144. #define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
  145. #define CONFIG_DDR_SPD
  146. #define CONFIG_FSL_DDR3
  147. #define CONFIG_SYS_SPD_BUS_NUM 0
  148. #define SPD_EEPROM_ADDRESS 0x52
  149. #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
  150. /*
  151. * Local Bus Definitions
  152. */
  153. /* Set the local bus clock 1/8 of platform clock */
  154. #define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8
  155. #define CONFIG_SYS_FLASH_BASE 0xe8000000 /* Start of PromJet */
  156. #ifdef CONFIG_PHYS_64BIT
  157. #define CONFIG_SYS_FLASH_BASE_PHYS 0xfe8000000ull
  158. #else
  159. #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
  160. #endif
  161. #define CONFIG_SYS_FLASH_BR_PRELIM \
  162. (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
  163. #define CONFIG_SYS_FLASH_OR_PRELIM \
  164. ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
  165. | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
  166. #define CONFIG_FSL_CPLD
  167. #define CPLD_BASE 0xffdf0000 /* CPLD registers */
  168. #ifdef CONFIG_PHYS_64BIT
  169. #define CPLD_BASE_PHYS 0xfffdf0000ull
  170. #else
  171. #define CPLD_BASE_PHYS CPLD_BASE
  172. #endif
  173. #define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(CPLD_BASE_PHYS) | BR_PS_8 | BR_V)
  174. #define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
  175. #define PIXIS_LBMAP_SWITCH 7
  176. #define PIXIS_LBMAP_MASK 0xf0
  177. #define PIXIS_LBMAP_SHIFT 4
  178. #define PIXIS_LBMAP_ALTBANK 0x40
  179. #define CONFIG_SYS_FLASH_QUIET_TEST
  180. #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
  181. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
  182. #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
  183. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Erase Timeout (ms) */
  184. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Write Timeout (ms) */
  185. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
  186. #if defined(CONFIG_RAMBOOT_PBL)
  187. #define CONFIG_SYS_RAMBOOT
  188. #endif
  189. #define CONFIG_NAND_FSL_ELBC
  190. /* Nand Flash */
  191. #ifdef CONFIG_NAND_FSL_ELBC
  192. #define CONFIG_SYS_NAND_BASE 0xffa00000
  193. #ifdef CONFIG_PHYS_64BIT
  194. #define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
  195. #else
  196. #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
  197. #endif
  198. #define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
  199. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  200. #define CONFIG_MTD_NAND_VERIFY_WRITE
  201. #define CONFIG_CMD_NAND
  202. #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
  203. /* NAND flash config */
  204. #define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
  205. | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
  206. | BR_PS_8 /* Port Size = 8 bit */ \
  207. | BR_MS_FCM /* MSEL = FCM */ \
  208. | BR_V) /* valid */
  209. #define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
  210. | OR_FCM_PGS /* Large Page*/ \
  211. | OR_FCM_CSCT \
  212. | OR_FCM_CST \
  213. | OR_FCM_CHT \
  214. | OR_FCM_SCY_1 \
  215. | OR_FCM_TRLX \
  216. | OR_FCM_EHTR)
  217. #ifdef CONFIG_NAND
  218. #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
  219. #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
  220. #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
  221. #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
  222. #else
  223. #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
  224. #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
  225. #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
  226. #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
  227. #endif
  228. #else
  229. #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
  230. #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
  231. #endif /* CONFIG_NAND_FSL_ELBC */
  232. #define CONFIG_SYS_FLASH_EMPTY_INFO
  233. #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
  234. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
  235. #define CONFIG_BOARD_EARLY_INIT_F
  236. #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
  237. #define CONFIG_MISC_INIT_R
  238. #define CONFIG_HWCONFIG
  239. /* define to use L1 as initial stack */
  240. #define CONFIG_L1_INIT_RAM
  241. #define CONFIG_SYS_INIT_RAM_LOCK
  242. #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
  243. #ifdef CONFIG_PHYS_64BIT
  244. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
  245. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
  246. /* The assembler doesn't like typecast */
  247. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
  248. ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
  249. CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
  250. #else
  251. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR
  252. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
  253. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
  254. #endif
  255. #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
  256. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
  257. GENERATED_GBL_DATA_SIZE)
  258. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  259. #define CONFIG_SYS_MONITOR_LEN (512 * 1024)
  260. #define CONFIG_SYS_MALLOC_LEN (1024 * 1024)
  261. /* Serial Port - controlled on board with jumper J8
  262. * open - index 2
  263. * shorted - index 1
  264. */
  265. #define CONFIG_CONS_INDEX 1
  266. #define CONFIG_SYS_NS16550
  267. #define CONFIG_SYS_NS16550_SERIAL
  268. #define CONFIG_SYS_NS16550_REG_SIZE 1
  269. #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
  270. #define CONFIG_SYS_BAUDRATE_TABLE \
  271. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  272. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
  273. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
  274. #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
  275. #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
  276. /* Use the HUSH parser */
  277. #define CONFIG_SYS_HUSH_PARSER
  278. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  279. /* pass open firmware flat tree */
  280. #define CONFIG_OF_LIBFDT
  281. #define CONFIG_OF_BOARD_SETUP
  282. #define CONFIG_OF_STDOUT_VIA_ALIAS
  283. /* new uImage format support */
  284. #define CONFIG_FIT
  285. #define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */
  286. /* I2C */
  287. #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
  288. #define CONFIG_HARD_I2C /* I2C with hardware support */
  289. #define CONFIG_I2C_MULTI_BUS
  290. #define CONFIG_I2C_CMD_TREE
  291. #define CONFIG_SYS_I2C_SPEED 400000
  292. #define CONFIG_SYS_I2C_SLAVE 0x7F
  293. #define CONFIG_SYS_I2C_OFFSET 0x118000
  294. #define CONFIG_SYS_I2C2_OFFSET 0x118100
  295. /*
  296. * RapidIO
  297. */
  298. #define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
  299. #ifdef CONFIG_PHYS_64BIT
  300. #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
  301. #else
  302. #define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000
  303. #endif
  304. #define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
  305. #define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
  306. #ifdef CONFIG_PHYS_64BIT
  307. #define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
  308. #else
  309. #define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000
  310. #endif
  311. #define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
  312. /*
  313. * eSPI - Enhanced SPI
  314. */
  315. #define CONFIG_FSL_ESPI
  316. #define CONFIG_SPI_FLASH
  317. #define CONFIG_SPI_FLASH_SPANSION
  318. #define CONFIG_CMD_SF
  319. #define CONFIG_SF_DEFAULT_SPEED 10000000
  320. #define CONFIG_SF_DEFAULT_MODE 0
  321. /*
  322. * General PCI
  323. * Memory space is mapped 1-1, but I/O space must start from 0.
  324. */
  325. /* controller 1, direct to uli, tgtid 3, Base address 20000 */
  326. #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
  327. #ifdef CONFIG_PHYS_64BIT
  328. #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
  329. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
  330. #else
  331. #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
  332. #define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
  333. #endif
  334. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
  335. #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
  336. #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
  337. #ifdef CONFIG_PHYS_64BIT
  338. #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
  339. #else
  340. #define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000
  341. #endif
  342. #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
  343. /* controller 2, Slot 2, tgtid 2, Base address 201000 */
  344. #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
  345. #ifdef CONFIG_PHYS_64BIT
  346. #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
  347. #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
  348. #else
  349. #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
  350. #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
  351. #endif
  352. #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
  353. #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
  354. #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
  355. #ifdef CONFIG_PHYS_64BIT
  356. #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
  357. #else
  358. #define CONFIG_SYS_PCIE2_IO_PHYS 0xf8010000
  359. #endif
  360. #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
  361. /* controller 3, Slot 1, tgtid 1, Base address 202000 */
  362. #define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
  363. #ifdef CONFIG_PHYS_64BIT
  364. #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
  365. #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
  366. #else
  367. #define CONFIG_SYS_PCIE3_MEM_BUS 0xc0000000
  368. #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc0000000
  369. #endif
  370. #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
  371. #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
  372. #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
  373. #ifdef CONFIG_PHYS_64BIT
  374. #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
  375. #else
  376. #define CONFIG_SYS_PCIE3_IO_PHYS 0xf8020000
  377. #endif
  378. #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
  379. /* Qman/Bman */
  380. #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */
  381. #define CONFIG_SYS_BMAN_NUM_PORTALS 10
  382. #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
  383. #ifdef CONFIG_PHYS_64BIT
  384. #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
  385. #else
  386. #define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
  387. #endif
  388. #define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000
  389. #define CONFIG_SYS_QMAN_NUM_PORTALS 10
  390. #define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000
  391. #ifdef CONFIG_PHYS_64BIT
  392. #define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull
  393. #else
  394. #define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
  395. #endif
  396. #define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000
  397. #define CONFIG_SYS_DPAA_FMAN
  398. #define CONFIG_SYS_DPAA_PME
  399. /* Default address of microcode for the Linux Fman driver */
  400. #if defined(CONFIG_SPIFLASH)
  401. /*
  402. * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
  403. * env, so we got 0x110000.
  404. */
  405. #define CONFIG_SYS_QE_FW_IN_SPIFLASH
  406. #define CONFIG_SYS_QE_FMAN_FW_ADDR 0x110000
  407. #elif defined(CONFIG_SDCARD)
  408. /*
  409. * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
  410. * about 545KB (1089 blocks), Env is stored after the image, and the env size is
  411. * 0x2000 (16 blocks), 8 + 1089 + 16 = 1113, enlarge it to 1130.
  412. */
  413. #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
  414. #define CONFIG_SYS_QE_FMAN_FW_ADDR (512 * 1130)
  415. #elif defined(CONFIG_NAND)
  416. #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
  417. #define CONFIG_SYS_QE_FMAN_FW_ADDR (6 * CONFIG_SYS_NAND_BLOCK_SIZE)
  418. #else
  419. #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
  420. #define CONFIG_SYS_QE_FMAN_FW_ADDR 0xEF000000
  421. #endif
  422. #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
  423. #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
  424. #ifdef CONFIG_SYS_DPAA_FMAN
  425. #define CONFIG_FMAN_ENET
  426. #define CONFIG_PHYLIB_10G
  427. #define CONFIG_PHY_VITESSE
  428. #define CONFIG_PHY_TERANETICS
  429. #endif
  430. #ifdef CONFIG_PCI
  431. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  432. #define CONFIG_E1000
  433. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  434. #define CONFIG_DOS_PARTITION
  435. #endif /* CONFIG_PCI */
  436. /* SATA */
  437. #define CONFIG_FSL_SATA
  438. #ifdef CONFIG_FSL_SATA
  439. #define CONFIG_LIBATA
  440. #define CONFIG_SYS_SATA_MAX_DEVICE 2
  441. #define CONFIG_SATA1
  442. #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
  443. #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
  444. #define CONFIG_SATA2
  445. #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
  446. #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
  447. #define CONFIG_LBA48
  448. #define CONFIG_CMD_SATA
  449. #define CONFIG_DOS_PARTITION
  450. #define CONFIG_CMD_EXT2
  451. #endif
  452. #ifdef CONFIG_FMAN_ENET
  453. #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x2
  454. #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x3
  455. #define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR 0x4
  456. #define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x1
  457. #define CONFIG_SYS_FM1_DTSEC5_PHY_ADDR 0x0
  458. #define CONFIG_SYS_FM1_DTSEC1_RISER_PHY_ADDR 0x1c
  459. #define CONFIG_SYS_FM1_DTSEC2_RISER_PHY_ADDR 0x1d
  460. #define CONFIG_SYS_FM1_DTSEC3_RISER_PHY_ADDR 0x1e
  461. #define CONFIG_SYS_FM1_DTSEC4_RISER_PHY_ADDR 0x1f
  462. #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 0
  463. #define CONFIG_SYS_TBIPA_VALUE 8
  464. #define CONFIG_MII /* MII PHY management */
  465. #define CONFIG_ETHPRIME "FM1@DTSEC1"
  466. #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
  467. #endif
  468. /*
  469. * Environment
  470. */
  471. #define CONFIG_LOADS_ECHO /* echo on for serial download */
  472. #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
  473. /*
  474. * Command line configuration.
  475. */
  476. #include <config_cmd_default.h>
  477. #define CONFIG_CMD_DHCP
  478. #define CONFIG_CMD_ELF
  479. #define CONFIG_CMD_ERRATA
  480. #define CONFIG_CMD_GREPENV
  481. #define CONFIG_CMD_IRQ
  482. #define CONFIG_CMD_I2C
  483. #define CONFIG_CMD_MII
  484. #define CONFIG_CMD_PING
  485. #define CONFIG_CMD_SETEXPR
  486. #ifdef CONFIG_PCI
  487. #define CONFIG_CMD_PCI
  488. #define CONFIG_CMD_NET
  489. #endif
  490. /*
  491. * USB
  492. */
  493. #define CONFIG_CMD_USB
  494. #define CONFIG_USB_STORAGE
  495. #define CONFIG_USB_EHCI
  496. #define CONFIG_USB_EHCI_FSL
  497. #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
  498. #define CONFIG_CMD_EXT2
  499. #define CONFIG_MMC
  500. #ifdef CONFIG_MMC
  501. #define CONFIG_FSL_ESDHC
  502. #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
  503. #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
  504. #define CONFIG_CMD_MMC
  505. #define CONFIG_GENERIC_MMC
  506. #define CONFIG_CMD_EXT2
  507. #define CONFIG_CMD_FAT
  508. #define CONFIG_DOS_PARTITION
  509. #endif
  510. /*
  511. * Miscellaneous configurable options
  512. */
  513. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  514. #define CONFIG_CMDLINE_EDITING /* Command-line editing */
  515. #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
  516. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  517. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  518. #ifdef CONFIG_CMD_KGDB
  519. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  520. #else
  521. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  522. #endif
  523. /* Print Buffer Size */
  524. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
  525. sizeof(CONFIG_SYS_PROMPT)+16)
  526. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  527. /* Boot Argument Buffer Size */
  528. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
  529. #define CONFIG_SYS_HZ 1000 /* decrementer freq 1ms ticks */
  530. /*
  531. * For booting Linux, the board info and command line data
  532. * have to be in the first 64 MB of memory, since this is
  533. * the maximum mapped by the Linux kernel during initialization.
  534. */
  535. #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory for Linux */
  536. #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
  537. #ifdef CONFIG_CMD_KGDB
  538. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  539. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  540. #endif
  541. /*
  542. * Environment Configuration
  543. */
  544. #define CONFIG_ROOTPATH "/opt/nfsroot"
  545. #define CONFIG_BOOTFILE "uImage"
  546. #define CONFIG_UBOOTPATH u-boot.bin
  547. /* default location for tftp and bootm */
  548. #define CONFIG_LOADADDR 1000000
  549. #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
  550. #define CONFIG_BAUDRATE 115200
  551. #define __USB_PHY_TYPE utmi
  552. #define CONFIG_EXTRA_ENV_SETTINGS \
  553. "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
  554. "bank_intlv=cs0_cs1\0" \
  555. "netdev=eth0\0" \
  556. "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
  557. "ubootaddr=" MK_STR(CONFIG_SYS_TEXT_BASE) "\0" \
  558. "tftpflash=tftpboot $loadaddr $uboot && " \
  559. "protect off $ubootaddr +$filesize && " \
  560. "erase $ubootaddr +$filesize && " \
  561. "cp.b $loadaddr $ubootaddr $filesize && " \
  562. "protect on $ubootaddr +$filesize && " \
  563. "cmp.b $loadaddr $ubootaddr $filesize\0" \
  564. "consoledev=ttyS0\0" \
  565. "usb_phy_type=" MK_STR(__USB_PHY_TYPE) "\0" \
  566. "usb_dr_mode=host\0" \
  567. "ramdiskaddr=2000000\0" \
  568. "ramdiskfile=p2041rdb/ramdisk.uboot\0" \
  569. "fdtaddr=c00000\0" \
  570. "fdtfile=p2041rdb/p2041rdb.dtb\0" \
  571. "bdev=sda3\0" \
  572. "c=ffe\0"
  573. #define CONFIG_HDBOOT \
  574. "setenv bootargs root=/dev/$bdev rw " \
  575. "console=$consoledev,$baudrate $othbootargs;" \
  576. "tftp $loadaddr $bootfile;" \
  577. "tftp $fdtaddr $fdtfile;" \
  578. "bootm $loadaddr - $fdtaddr"
  579. #define CONFIG_NFSBOOTCOMMAND \
  580. "setenv bootargs root=/dev/nfs rw " \
  581. "nfsroot=$serverip:$rootpath " \
  582. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  583. "console=$consoledev,$baudrate $othbootargs;" \
  584. "tftp $loadaddr $bootfile;" \
  585. "tftp $fdtaddr $fdtfile;" \
  586. "bootm $loadaddr - $fdtaddr"
  587. #define CONFIG_RAMBOOTCOMMAND \
  588. "setenv bootargs root=/dev/ram rw " \
  589. "console=$consoledev,$baudrate $othbootargs;" \
  590. "tftp $ramdiskaddr $ramdiskfile;" \
  591. "tftp $loadaddr $bootfile;" \
  592. "tftp $fdtaddr $fdtfile;" \
  593. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  594. #define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
  595. #ifdef CONFIG_SECURE_BOOT
  596. #include <asm/fsl_secure_boot.h>
  597. #endif
  598. #endif /* __CONFIG_H */