v38b.h 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344
  1. /*
  2. * (C) Copyright 2003-2006 Wolfgang Denk, DENX Software Engineering,
  3. * wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this project.
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the Free
  9. * Software Foundation; either version 2 of the License, or (at your option)
  10. * any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  15. * for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along
  18. * with this program; if not, write to the Free Software Foundation, Inc., 59
  19. * Temple Place, Suite 330, Boston, MA 02111-1307 USA
  20. */
  21. #ifndef __CONFIG_H
  22. #define __CONFIG_H
  23. /*
  24. * High Level Configuration Options
  25. * (easy to change)
  26. */
  27. #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
  28. #define CONFIG_MPC5200 1 /* This is an MPC5200 CPU */
  29. #define CONFIG_V38B 1 /* ...on V38B board */
  30. #define CFG_MPC5XXX_CLKIN 33000000 /* ...running at 33.000000MHz */
  31. #define CONFIG_RTC_PCF8563 1 /* has PCF8563 RTC */
  32. #define CONFIG_MPC5200_DDR 1 /* has DDR SDRAM */
  33. #undef CONFIG_HW_WATCHDOG /* don't use watchdog */
  34. #define CONFIG_NETCONSOLE 1
  35. #define CONFIG_BOARD_EARLY_INIT_R 1 /* do board-specific init */
  36. #define CONFIG_BOARD_EARLY_INIT_F 1 /* do board-specific init */
  37. #define CFG_XLB_PIPELINING 1 /* gives better performance */
  38. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  39. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  40. #define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  41. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  42. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  43. #endif
  44. /*
  45. * Serial console configuration
  46. */
  47. #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
  48. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  49. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  50. /*
  51. * DDR
  52. */
  53. #define SDRAM_DDR 1 /* is DDR */
  54. /* Settings for XLB = 132 MHz */
  55. #define SDRAM_MODE 0x018D0000
  56. #define SDRAM_EMODE 0x40090000
  57. #define SDRAM_CONTROL 0x704f0f00
  58. #define SDRAM_CONFIG1 0x73722930
  59. #define SDRAM_CONFIG2 0x47770000
  60. #define SDRAM_TAPDELAY 0x10000000
  61. /*
  62. * PCI - no suport
  63. */
  64. #undef CONFIG_PCI
  65. /*
  66. * Partitions
  67. */
  68. #define CONFIG_MAC_PARTITION 1
  69. #define CONFIG_DOS_PARTITION 1
  70. /*
  71. * USB
  72. */
  73. #define CONFIG_USB_OHCI
  74. #define CONFIG_USB_STORAGE
  75. #define CONFIG_USB_CLOCK 0x0001BBBB
  76. #define CONFIG_USB_CONFIG 0x00001000
  77. /*
  78. * Supported commands
  79. */
  80. #define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
  81. CFG_CMD_FAT | \
  82. CFG_CMD_I2C | \
  83. CFG_CMD_IDE | \
  84. CFG_CMD_PING | \
  85. CFG_CMD_DHCP | \
  86. CFG_CMD_DIAG | \
  87. CFG_CMD_IRQ | \
  88. CFG_CMD_JFFS2 | \
  89. CFG_CMD_MII | \
  90. CFG_CMD_SDRAM | \
  91. CFG_CMD_DATE | \
  92. CFG_CMD_USB | \
  93. CFG_CMD_FAT)
  94. #define CONFIG_TIMESTAMP /* Print image info with timestamp */
  95. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  96. #include <cmd_confdefs.h>
  97. /*
  98. * Boot low with 16 MB Flash
  99. */
  100. #define CFG_LOWBOOT 1
  101. #define CFG_LOWBOOT16 1
  102. /*
  103. * Autobooting
  104. */
  105. #define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
  106. #define CONFIG_PREBOOT "echo;" \
  107. "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
  108. "echo"
  109. #undef CONFIG_BOOTARGS
  110. #define CONFIG_EXTRA_ENV_SETTINGS \
  111. "bootcmd=run net_nfs\0" \
  112. "bootdelay=3\0" \
  113. "baudrate=115200\0" \
  114. "preboot=echo;echo Type \"run flash_nfs\" to mount root " \
  115. "filesystem over NFS; echo\0" \
  116. "netdev=eth0\0" \
  117. "ramargs=setenv bootargs root=/dev/ram rw wdt=off \0" \
  118. "addip=setenv bootargs $(bootargs) " \
  119. "ip=$(ipaddr):$(serverip):$(gatewayip):" \
  120. "$(netmask):$(hostname):$(netdev):off panic=1\0" \
  121. "flash_nfs=run nfsargs addip;bootm $(kernel_addr)\0" \
  122. "flash_self=run ramargs addip;bootm $(kernel_addr) " \
  123. "$(ramdisk_addr)\0" \
  124. "net_nfs=tftp 200000 $(bootfile);run nfsargs addip;bootm\0" \
  125. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  126. "nfsroot=$(serverip):$(rootpath) wdt=off\0" \
  127. "hostname=v38b\0" \
  128. "ethact=FEC ETHERNET\0" \
  129. "rootpath=/opt/eldk-3.1.1/ppc_6xx\0" \
  130. "update=prot off ff000000 ff03ffff; era ff000000 ff03ffff; " \
  131. "cp.b 200000 ff000000 $(filesize);" \
  132. "prot on ff000000 ff03ffff\0" \
  133. "load=tftp 200000 $(u-boot)\0" \
  134. "netmask=255.255.0.0\0" \
  135. "ipaddr=192.168.160.18\0" \
  136. "serverip=192.168.1.1\0" \
  137. "ethaddr=00:e0:ee:00:05:2e\0" \
  138. "bootfile=/tftpboot/v38b/uImage\0" \
  139. "u-boot=/tftpboot/v38b/u-boot.bin\0" \
  140. ""
  141. #define CONFIG_BOOTCOMMAND "run net_nfs"
  142. #if defined(CONFIG_MPC5200)
  143. /*
  144. * IPB Bus clocking configuration.
  145. */
  146. #undef CFG_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
  147. #endif
  148. /*
  149. * I2C configuration
  150. */
  151. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  152. #define CFG_I2C_MODULE 2 /* Select I2C module #1 or #2 */
  153. #define CFG_I2C_SPEED 100000 /* 100 kHz */
  154. #define CFG_I2C_SLAVE 0x7F
  155. /*
  156. * EEPROM configuration
  157. */
  158. #define CFG_I2C_EEPROM_ADDR 0x50 /* 1010000x */
  159. #define CFG_I2C_EEPROM_ADDR_LEN 1
  160. #define CFG_EEPROM_PAGE_WRITE_BITS 3
  161. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 70
  162. /*
  163. * RTC configuration
  164. */
  165. #define CFG_I2C_RTC_ADDR 0x51
  166. /*
  167. * Flash configuration - use CFI driver
  168. */
  169. #define CFG_FLASH_CFI 1 /* Flash is CFI conformant */
  170. #define CFG_FLASH_CFI_DRIVER 1 /* Use the common driver */
  171. #define CFG_FLASH_CFI_AMD_RESET 1
  172. #define CFG_FLASH_BASE 0xFF000000
  173. #define CFG_MAX_FLASH_BANKS 1 /* max num of flash banks */
  174. #define CFG_FLASH_BANKS_LIST { CFG_FLASH_BASE }
  175. #define CFG_FLASH_SIZE 0x01000000 /* 16 MiB */
  176. #define CFG_MAX_FLASH_SECT 256 /* max num of sects on one chip */
  177. #define CFG_FLASH_USE_BUFFER_WRITE 1 /* flash write speed-up */
  178. /*
  179. * Environment settings
  180. */
  181. #define CFG_ENV_IS_IN_FLASH 1
  182. #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00040000)
  183. #define CFG_ENV_SIZE 0x10000
  184. #define CFG_ENV_SECT_SIZE 0x10000
  185. #define CONFIG_ENV_OVERWRITE 1
  186. /*
  187. * Memory map
  188. */
  189. #define CFG_MBAR 0xF0000000
  190. #define CFG_SDRAM_BASE 0x00000000
  191. #define CFG_DEFAULT_MBAR 0x80000000
  192. /* Use SRAM until RAM will be available */
  193. #define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
  194. #define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE /* End of used area in DPRAM */
  195. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  196. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  197. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  198. #define CFG_MONITOR_BASE TEXT_BASE
  199. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  200. # define CFG_RAMBOOT 1
  201. #endif
  202. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256kB for Monitor */
  203. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128kB for malloc() */
  204. #define CFG_BOOTMAPSZ (8 << 20) /* Linux initial memory map */
  205. /*
  206. * Ethernet configuration
  207. */
  208. #define CONFIG_MPC5xxx_FEC 1
  209. #define CONFIG_PHY_ADDR 0x00
  210. #define CONFIG_MII 1
  211. /*
  212. * GPIO configuration
  213. */
  214. #define CFG_GPS_PORT_CONFIG 0x90001404
  215. /*
  216. * Miscellaneous configurable options
  217. */
  218. #define CFG_LONGHELP /* undef to save memory */
  219. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  220. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  221. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  222. #else
  223. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  224. #endif
  225. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  226. #define CFG_MAXARGS 16 /* max number of command args */
  227. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  228. #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
  229. #define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  230. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  231. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  232. /*
  233. * Various low-level settings
  234. */
  235. #define CFG_HID0_INIT HID0_ICE | HID0_ICFI
  236. #define CFG_HID0_FINAL HID0_ICE
  237. #define CFG_BOOTCS_START CFG_FLASH_BASE
  238. #define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
  239. #define CFG_BOOTCS_CFG 0x00047801
  240. #define CFG_CS0_START CFG_FLASH_BASE
  241. #define CFG_CS0_SIZE CFG_FLASH_SIZE
  242. #define CFG_CS_BURST 0x00000000
  243. #define CFG_CS_DEADCYCLE 0x33333333
  244. #define CFG_RESET_ADDRESS 0xff000000
  245. /*
  246. * IDE/ATA (supports IDE harddisk)
  247. */
  248. #undef CONFIG_IDE_8xx_PCCARD /* Don't use IDE with PC Card Adapter */
  249. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  250. #undef CONFIG_IDE_LED /* LED for ide not supported */
  251. #define CONFIG_IDE_RESET /* reset for ide supported */
  252. #define CONFIG_IDE_PREINIT
  253. #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
  254. #define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
  255. #define CFG_ATA_IDE0_OFFSET 0x0000
  256. #define CFG_ATA_BASE_ADDR MPC5XXX_ATA
  257. #define CFG_ATA_DATA_OFFSET (0x0060) /* data I/O offset */
  258. #define CFG_ATA_REG_OFFSET (CFG_ATA_DATA_OFFSET) /* normal register accesses offset */
  259. #define CFG_ATA_ALT_OFFSET (0x005C) /* alternate registers offset */
  260. #define CFG_ATA_STRIDE 4 /* Interval between registers */
  261. /*
  262. * Status LED
  263. */
  264. #define CONFIG_STATUS_LED /* Status LED enabled */
  265. #define CONFIG_BOARD_SPECIFIC_LED /* version has board specific leds */
  266. #define CFG_LED_BASE MPC5XXX_GPT7_ENABLE /* Timer 7 GPIO */
  267. #ifndef __ASSEMBLY__
  268. typedef unsigned int led_id_t;
  269. #define __led_toggle(_msk) \
  270. do { \
  271. *((volatile long *) (CFG_LED_BASE)) ^= (_msk); \
  272. } while(0)
  273. #define __led_set(_msk, _st) \
  274. do { \
  275. if ((_st)) \
  276. *((volatile long *) (CFG_LED_BASE)) &= ~(_msk); \
  277. else \
  278. *((volatile long *) (CFG_LED_BASE)) |= (_msk); \
  279. } while(0)
  280. #define __led_init(_msk, st) \
  281. do { \
  282. *((volatile long *) (CFG_LED_BASE)) |= 0x34; \
  283. } while(0)
  284. #endif /* __ASSEMBLY__ */
  285. #endif /* __CONFIG_H */