uc101.h 9.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353
  1. /*
  2. * (C) Copyright 2003-2006
  3. * Heiko Schocher, DENX Software Engineering, hs@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #ifndef __CONFIG_H
  24. #define __CONFIG_H
  25. /*
  26. * High Level Configuration Options
  27. * (easy to change)
  28. */
  29. #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
  30. #define CONFIG_MPC5200 1 /* (more precisely an MPC5200 CPU) */
  31. #define CONFIG_UC101 1 /* UC101 board */
  32. #define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
  33. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  34. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  35. #define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  36. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  37. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  38. #endif
  39. #define CONFIG_BOARD_EARLY_INIT_R
  40. /*
  41. * Serial console configuration
  42. */
  43. #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
  44. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  45. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  46. /* Partitions */
  47. #define CONFIG_DOS_PARTITION
  48. /*
  49. * Supported commands
  50. */
  51. #define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
  52. CFG_CMD_DATE | \
  53. CFG_CMD_DISPLAY | \
  54. CFG_CMD_DHCP | \
  55. CFG_CMD_PING | \
  56. CFG_CMD_EEPROM | \
  57. CFG_CMD_I2C | \
  58. CFG_CMD_DTT | \
  59. CFG_CMD_IDE | \
  60. CFG_CMD_FAT | \
  61. CFG_CMD_NFS | \
  62. CFG_CMD_MII | \
  63. CFG_CMD_SNTP )
  64. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  65. #include <cmd_confdefs.h>
  66. #define CONFIG_TIMESTAMP 1 /* Print image info with timestamp */
  67. #if (TEXT_BASE == 0xFFF00000) /* Boot low */
  68. # define CFG_LOWBOOT 1
  69. #endif
  70. /*
  71. * Autobooting
  72. */
  73. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  74. #define CONFIG_PREBOOT "echo;" \
  75. "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
  76. "echo"
  77. #undef CONFIG_BOOTARGS
  78. #define CONFIG_EXTRA_ENV_SETTINGS \
  79. "netdev=eth0\0" \
  80. "nfsargs=setenv bootargs root=/dev/nfs rw " \
  81. "nfsroot=${serverip}:${rootpath}\0" \
  82. "ramargs=setenv bootargs root=/dev/ram rw\0" \
  83. "addwdt=setenv bootargs ${bootargs} wdt=off" \
  84. "addip=setenv bootargs ${bootargs} " \
  85. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
  86. ":${hostname}:${netdev}:off panic=1\0" \
  87. "flash_nfs=run nfsargs addip;" \
  88. "bootm ${kernel_addr}\0" \
  89. "net_nfs=tftp 300000 ${bootfile};run nfsargs addip addwdt;bootm\0" \
  90. "rootpath=/opt/eldk/ppc_82xx\0" \
  91. ""
  92. #define CONFIG_BOOTCOMMAND "run net_nfs"
  93. #define CONFIG_MISC_INIT_R 1
  94. /*
  95. * IPB Bus clocking configuration.
  96. */
  97. #define CFG_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
  98. /*
  99. * I2C configuration
  100. */
  101. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  102. #define CFG_I2C_MODULE 2 /* Select I2C module #1 or #2 */
  103. #define CFG_I2C_SPEED 100000 /* 100 kHz */
  104. #define CFG_I2C_SLAVE 0x7F
  105. /*
  106. * EEPROM configuration
  107. */
  108. #define CFG_I2C_EEPROM_ADDR 0x58
  109. #define CFG_I2C_EEPROM_ADDR_LEN 1
  110. #define CFG_EEPROM_PAGE_WRITE_BITS 4
  111. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10
  112. /* for LM81 */
  113. #define CFG_EEPROM_PAGE_WRITE_ENABLE
  114. /*
  115. * RTC configuration
  116. */
  117. #define CONFIG_RTC_PCF8563
  118. #define CFG_I2C_RTC_ADDR 0x51
  119. /* I2C SYSMON (LM75) */
  120. #define CONFIG_DTT_LM81 1 /* ON Semi's LM75 */
  121. #define CONFIG_DTT_SENSORS {0} /* Sensor addresses */
  122. #define CFG_DTT_MAX_TEMP 70
  123. #define CFG_DTT_LOW_TEMP -30
  124. #define CFG_DTT_HYSTERESIS 3
  125. /*
  126. * Flash configuration
  127. */
  128. #define CFG_FLASH_BASE 0xFF800000
  129. #define CFG_FLASH_SIZE 0x00800000 /* 8 MByte */
  130. #define CFG_MAX_FLASH_SECT 140 /* max num of sects on one chip */
  131. #define CFG_ENV_ADDR (TEXT_BASE+0x40000) /* second sector */
  132. #define CFG_MAX_FLASH_BANKS 1 /* max num of flash banks
  133. (= chip selects) */
  134. #define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
  135. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
  136. #define CFG_FLASH_CFI_DRIVER
  137. #define CFG_FLASH_CFI
  138. #define CFG_FLASH_EMPTY_INFO
  139. #define CFG_FLASH_CFI_AMD_RESET
  140. /*
  141. * Environment settings
  142. */
  143. #define CFG_ENV_IS_IN_FLASH 1
  144. #define CFG_ENV_SIZE 0x4000
  145. #define CFG_ENV_SECT_SIZE 0x10000
  146. #define CFG_ENV_OFFSET_REDUND (CFG_ENV_OFFSET+CFG_ENV_SECT_SIZE)
  147. #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
  148. /*
  149. * Memory map
  150. */
  151. #define CFG_MBAR 0xF0000000
  152. #define CFG_DEFAULT_MBAR 0x80000000
  153. #define CFG_SDRAM_BASE 0x00000000
  154. #define CFG_SRAM_BASE 0x80100000 /* CS 1 */
  155. #define CFG_DISPLAY_BASE 0x80600000 /* CS 3 */
  156. #define CFG_IB_MASTER 0xc0510000 /* CS 6 */
  157. #define CFG_IB_EPLD 0xc0500000 /* CS 7 */
  158. /* Settings for XLB = 132 MHz */
  159. #define SDRAM_DDR 1
  160. #define SDRAM_MODE 0x018D0000
  161. #define SDRAM_EMODE 0x40090000
  162. #define SDRAM_CONTROL 0x714f0f00
  163. #define SDRAM_CONFIG1 0x73722930
  164. #define SDRAM_CONFIG2 0x47770000
  165. #define SDRAM_TAPDELAY 0x10000000
  166. /* SRAM */
  167. #define SRAM_BASE CFG_SRAM_BASE /* SRAM base address */
  168. #define SRAM_LEN 0x1fffff
  169. #define SRAM_END (SRAM_BASE + SRAM_LEN)
  170. /* Use ON-Chip SRAM until RAM will be available */
  171. #define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
  172. #ifdef CONFIG_POST
  173. /* preserve space for the post_word at end of on-chip SRAM */
  174. #define CFG_INIT_RAM_END MPC5XXX_SRAM_POST_SIZE
  175. #else
  176. #define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE
  177. #endif
  178. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  179. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  180. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  181. #define CFG_MONITOR_BASE TEXT_BASE
  182. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  183. # define CFG_RAMBOOT 1
  184. #endif
  185. #define CFG_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
  186. #define CFG_MALLOC_LEN (512 << 10) /* Reserve 128 kB for malloc() */
  187. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  188. /*
  189. * Ethernet configuration
  190. */
  191. #define CONFIG_MPC5xxx_FEC 1
  192. #define CONFIG_PHY_ADDR 0x00
  193. #define CONFIG_MII 1
  194. /*
  195. * GPIO configuration
  196. */
  197. #define CFG_GPS_PORT_CONFIG 0x4d558044
  198. /*use Hardware WDT */
  199. #define CONFIG_HW_WATCHDOG
  200. /*
  201. * Miscellaneous configurable options
  202. */
  203. #define CFG_LONGHELP /* undef to save memory */
  204. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  205. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  206. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  207. #else
  208. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  209. #endif
  210. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  211. #define CFG_MAXARGS 16 /* max number of command args */
  212. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  213. /* Enable an alternate, more extensive memory test */
  214. #define CFG_ALT_MEMTEST
  215. #define CFG_MEMTEST_START 0x00300000 /* memtest works on */
  216. #define CFG_MEMTEST_END 0x00f00000 /* 3 ... 15 MB in DRAM */
  217. #define CFG_LOAD_ADDR 0x300000 /* default load address */
  218. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  219. /*
  220. * Enable loopw commando. This has only affect, if CFG_CMD_MEM is defined,
  221. * which is normally part of the default commands (CFV_CMD_DFL)
  222. */
  223. #define CONFIG_LOOPW
  224. /*
  225. * Various low-level settings
  226. */
  227. #if defined(CONFIG_MPC5200)
  228. #define CFG_HID0_INIT HID0_ICE | HID0_ICFI
  229. #define CFG_HID0_FINAL HID0_ICE
  230. #else
  231. #define CFG_HID0_INIT 0
  232. #define CFG_HID0_FINAL 0
  233. #endif
  234. #define CFG_BOOTCS_START CFG_FLASH_BASE
  235. #define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
  236. #define CFG_BOOTCS_CFG 0x00045D00
  237. #define CFG_CS0_START CFG_FLASH_BASE
  238. #define CFG_CS0_SIZE CFG_FLASH_SIZE
  239. /* 8Mbit SRAM @0x80100000 */
  240. #define CFG_CS1_START CFG_SRAM_BASE
  241. #define CFG_CS1_SIZE 0x00100000
  242. #define CFG_CS1_CFG 0x21D00
  243. /* Display H1, Status Inputs, EPLD @0x80600000 8 Bit */
  244. #define CFG_CS3_START CFG_DISPLAY_BASE
  245. #define CFG_CS3_SIZE 0x00000100
  246. #define CFG_CS3_CFG 0x00081802
  247. /* Interbus Master 16 Bit */
  248. #define CFG_CS6_START CFG_IB_MASTER
  249. #define CFG_CS6_SIZE 0x00010000
  250. #define CFG_CS6_CFG 0x00FF3500
  251. /* Interbus EPLD 8 Bit */
  252. #define CFG_CS7_START CFG_IB_EPLD
  253. #define CFG_CS7_SIZE 0x00010000
  254. #define CFG_CS7_CFG 0x00081800
  255. #define CFG_CS_BURST 0x00000000
  256. #define CFG_CS_DEADCYCLE 0x33333333
  257. /*-----------------------------------------------------------------------
  258. * IDE/ATA stuff Supports IDE harddisk
  259. *-----------------------------------------------------------------------
  260. */
  261. #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
  262. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  263. #undef CONFIG_IDE_LED /* LED for ide not supported */
  264. #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
  265. #define CFG_IDE_MAXDEVICE 2 /* max. 2 drives per IDE bus */
  266. #define CONFIG_IDE_PREINIT 1
  267. /* #define CONFIG_IDE_RESET 1 beispile siehe tqm5200.c */
  268. #define CFG_ATA_IDE0_OFFSET 0x0000
  269. #define CFG_ATA_BASE_ADDR MPC5XXX_ATA
  270. /* Offset for data I/O */
  271. #define CFG_ATA_DATA_OFFSET (0x0060)
  272. /* Offset for normal register accesses */
  273. #define CFG_ATA_REG_OFFSET (CFG_ATA_DATA_OFFSET)
  274. /* Offset for alternate registers */
  275. #define CFG_ATA_ALT_OFFSET (0x005C)
  276. /* Interval between registers */
  277. #define CFG_ATA_STRIDE 4
  278. #define CONFIG_ATAPI 1
  279. /*---------------------------------------------------------------------*/
  280. /* Display addresses */
  281. /*---------------------------------------------------------------------*/
  282. #define CFG_DISP_CHR_RAM (CFG_DISPLAY_BASE + 0x38)
  283. #define CFG_DISP_CWORD (CFG_DISPLAY_BASE + 0x30)
  284. #endif /* __CONFIG_H */