pf5200.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399
  1. /*
  2. * (C) Copyright 2003-2004
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. /*************************************************************************
  24. * (c) 2005 esd gmbh Hannover
  25. *
  26. *
  27. * from IceCube.h file
  28. * by Reinhard Arlt reinhard.arlt@esd-electronics.com
  29. *
  30. *************************************************************************/
  31. #ifndef __CONFIG_H
  32. #define __CONFIG_H
  33. /*
  34. * High Level Configuration Options
  35. * (easy to change)
  36. */
  37. #define CONFIG_MPC5200 1 /* This is an MPC5xxx CPU */
  38. #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
  39. #define CONFIG_ICECUBE 1 /* ... on IceCube board */
  40. #define CONFIG_PF5200 1 /* ... on PF5200 board */
  41. #define CONFIG_MPC5200_DDR 1 /* ... use DDR RAM */
  42. #define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
  43. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  44. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  45. #define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
  46. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  47. # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
  48. #endif
  49. /*
  50. * Serial console configuration
  51. */
  52. #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
  53. #if 0 /* test-only */
  54. #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
  55. #else
  56. #define CONFIG_BAUDRATE 9600 /* ... at 115200 bps */
  57. #endif
  58. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
  59. #ifdef CONFIG_MPC5200 /* MPC5100 PCI is not supported yet. */
  60. /*
  61. * PCI Mapping:
  62. * 0x40000000 - 0x4fffffff - PCI Memory
  63. * 0x50000000 - 0x50ffffff - PCI IO Space
  64. */
  65. #define CONFIG_PCI 1
  66. #define CONFIG_PCI_PNP 1
  67. #define CONFIG_PCI_SCAN_SHOW 1
  68. #define CONFIG_PCI_MEM_BUS 0x40000000
  69. #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
  70. #define CONFIG_PCI_MEM_SIZE 0x10000000
  71. #define CONFIG_PCI_IO_BUS 0x50000000
  72. #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
  73. #define CONFIG_PCI_IO_SIZE 0x01000000
  74. #define CONFIG_MII 1
  75. #if 0 /* test-only !!! */
  76. #define CONFIG_NET_MULTI 1
  77. #define CONFIG_EEPRO100 1
  78. #define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
  79. #define CONFIG_NS8382X 1
  80. #endif
  81. #define ADD_PCI_CMD CFG_CMD_PCI
  82. #else /* MPC5100 */
  83. #define ADD_PCI_CMD 0 /* no CFG_CMD_PCI */
  84. #endif
  85. /* Partitions */
  86. #define CONFIG_MAC_PARTITION
  87. #define CONFIG_DOS_PARTITION
  88. /* USB */
  89. #if 0
  90. #define CONFIG_USB_OHCI
  91. #define ADD_USB_CMD CFG_CMD_USB | CFG_CMD_FAT
  92. #define CONFIG_USB_STORAGE
  93. #else
  94. #define ADD_USB_CMD 0
  95. #endif
  96. /*
  97. * Supported commands
  98. */
  99. #define CONFIG_COMMANDS (CONFIG_CMD_DFL | \
  100. CFG_CMD_EEPROM | \
  101. CFG_CMD_FAT | \
  102. CFG_CMD_I2C | \
  103. CFG_CMD_IDE | \
  104. CFG_CMD_BSP | \
  105. CFG_CMD_ELF | \
  106. ADD_PCI_CMD )
  107. /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
  108. #include <cmd_confdefs.h>
  109. #if (TEXT_BASE == 0xFF000000) /* Boot low with 16 MB Flash */
  110. # define CFG_LOWBOOT 1
  111. # define CFG_LOWBOOT16 1
  112. #endif
  113. #if (TEXT_BASE == 0xFF800000) /* Boot low with 8 MB Flash */
  114. # define CFG_LOWBOOT 1
  115. # define CFG_LOWBOOT08 1
  116. #endif
  117. /*
  118. * Autobooting
  119. */
  120. #define CONFIG_BOOTDELAY 3 /* autoboot after 5 seconds */
  121. #define CONFIG_PREBOOT "echo;" \
  122. "echo Welcome to ParaFinder pf5200;" \
  123. "echo"
  124. #undef CONFIG_BOOTARGS
  125. #define CONFIG_EXTRA_ENV_SETTINGS \
  126. "netdev=eth0\0" \
  127. "flash_vxworks0=run ata_vxworks_args;setenv loadaddr ff000000;bootvx\0" \
  128. "flash_vxworks1=run ata_vxworks_args;setenv loadaddr ff200000:bootvx\0" \
  129. "net_vxworks=phypower 1;sleep 2;tftp ${loadaddr} ${image};run vxworks_args;bootvx\0" \
  130. "vxworks_args=setenv bootargs fec(0,0)${host}:${image} h=${serverip} e=${ipaddr} g=${gatewayip} u=${user} ${pass} tn=${target} s=${script}\0" \
  131. "ata_vxworks_args=setenv bootargs /ata0/vxWorks h=${serverip} e=${ipaddr} g=${gatewayip} u=${user} ${pass} tn=${target} s=${script} o=fec0 \0" \
  132. "loadaddr=01000000\0" \
  133. "serverip=192.168.2.99\0" \
  134. "gatewayip=10.0.0.79\0" \
  135. "user=mu\0" \
  136. "target=pf5200.esd\0" \
  137. "script=pf5200.bat\0" \
  138. "image=/tftpboot/vxWorks_pf5200\0" \
  139. "ipaddr=10.0.13.196\0" \
  140. "netmask=255.255.0.0\0" \
  141. ""
  142. #define CONFIG_BOOTCOMMAND "run flash_vxworks0"
  143. #if defined(CONFIG_MPC5200)
  144. /*
  145. * IPB Bus clocking configuration.
  146. */
  147. #undef CFG_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
  148. #endif
  149. /*
  150. * I2C configuration
  151. */
  152. #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
  153. #define CFG_I2C_MODULE 2 /* Select I2C module #1 or #2 */
  154. #define CFG_I2C_SPEED 86000 /* 100 kHz */
  155. #define CFG_I2C_SLAVE 0x7F
  156. /*
  157. * EEPROM configuration
  158. */
  159. #define CFG_I2C_EEPROM_ADDR 0x50 /* 1010000x */
  160. #define CFG_I2C_EEPROM_ADDR_LEN 2
  161. #define CFG_EEPROM_PAGE_WRITE_BITS 5
  162. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 20
  163. #define CFG_I2C_MULTI_EEPROMS 1
  164. /*
  165. * Flash configuration
  166. */
  167. #define CFG_FLASH_BASE 0xFE000000
  168. #define CFG_FLASH_SIZE 0x02000000
  169. #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00000000)
  170. #define CFG_MAX_FLASH_BANKS 1 /* max num of memory banks */
  171. #define CFG_MAX_FLASH_SECT 512
  172. #define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
  173. #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
  174. /*
  175. * Environment settings
  176. */
  177. #if 1 /* test-only */
  178. #define CFG_ENV_IS_IN_FLASH 0
  179. #define CFG_ENV_SIZE 0x10000
  180. #define CFG_ENV_SECT_SIZE 0x10000
  181. #define CONFIG_ENV_OVERWRITE 1
  182. #else
  183. #define CFG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
  184. #define CFG_ENV_OFFSET 0x0000 /* environment starts at the beginning of the EEPROM */
  185. #define CFG_ENV_SIZE 0x0400 /* 8192 bytes may be used for env vars */
  186. /* total size of a CAT24WC32 is 8192 bytes */
  187. #define CONFIG_ENV_OVERWRITE 1
  188. #endif
  189. /*
  190. * Memory map
  191. */
  192. #define CFG_MBAR 0xF0000000
  193. #define CFG_SDRAM_BASE 0x00000000
  194. #define CFG_DEFAULT_MBAR 0x80000000
  195. /* Use SRAM until RAM will be available */
  196. #define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
  197. #define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE /* End of used area in DPRAM */
  198. #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
  199. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  200. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  201. #define CFG_MONITOR_BASE TEXT_BASE
  202. #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
  203. # define CFG_RAMBOOT 1
  204. #endif
  205. #define CFG_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
  206. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  207. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  208. /*
  209. * Ethernet configuration
  210. */
  211. #define CONFIG_MPC5xxx_FEC 1
  212. /*
  213. * Define CONFIG_FEC_10MBIT to force FEC at 10Mb
  214. */
  215. /* #define CONFIG_FEC_10MBIT 1 */
  216. #define CONFIG_PHY_ADDR 0x00
  217. #define CONFIG_UDP_CHECKSUM 1
  218. /*
  219. * GPIO configuration
  220. */
  221. #define CFG_GPS_PORT_CONFIG 0x01052444
  222. /*
  223. * Miscellaneous configurable options
  224. */
  225. #define CFG_LONGHELP /* undef to save memory */
  226. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  227. #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
  228. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  229. #else
  230. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  231. #endif
  232. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  233. #define CFG_MAXARGS 16 /* max number of command args */
  234. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  235. #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
  236. #define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
  237. #define CFG_LOAD_ADDR 0x100000 /* default load address */
  238. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  239. #define CFG_VXWORKS_MAC_PTR 0x00000000 /* Pass Ethernet MAC to VxWorks */
  240. /*
  241. * Various low-level settings
  242. */
  243. #if defined(CONFIG_MPC5200)
  244. #define CFG_HID0_INIT HID0_ICE | HID0_ICFI
  245. #define CFG_HID0_FINAL HID0_ICE
  246. #else
  247. #define CFG_HID0_INIT 0
  248. #define CFG_HID0_FINAL 0
  249. #endif
  250. #define CFG_BOOTCS_START CFG_FLASH_BASE
  251. #define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
  252. #define CFG_BOOTCS_CFG 0x0004DD00
  253. #define CFG_CS0_START CFG_FLASH_BASE
  254. #define CFG_CS0_SIZE CFG_FLASH_SIZE
  255. #define CFG_CS1_START 0xfd000000
  256. #define CFG_CS1_SIZE 0x00010000
  257. #define CFG_CS1_CFG 0x10101410
  258. #define CFG_CS_BURST 0x00000000
  259. #define CFG_CS_DEADCYCLE 0x33333333
  260. #define CFG_RESET_ADDRESS 0xff000000
  261. /*-----------------------------------------------------------------------
  262. * USB stuff
  263. *-----------------------------------------------------------------------
  264. */
  265. #define CONFIG_USB_CLOCK 0x0001BBBB
  266. #define CONFIG_USB_CONFIG 0x00001000
  267. /*-----------------------------------------------------------------------
  268. * IDE/ATA stuff Supports IDE harddisk
  269. *-----------------------------------------------------------------------
  270. */
  271. #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
  272. #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
  273. #undef CONFIG_IDE_LED /* LED for ide not supported */
  274. #define CONFIG_IDE_RESET /* reset for ide supported */
  275. #define CONFIG_IDE_PREINIT
  276. #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
  277. #define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
  278. #define CFG_ATA_IDE0_OFFSET 0x0000
  279. #define CFG_ATA_BASE_ADDR MPC5XXX_ATA
  280. /* Offset for data I/O */
  281. #define CFG_ATA_DATA_OFFSET (0x0060)
  282. /* Offset for normal register accesses */
  283. #define CFG_ATA_REG_OFFSET (CFG_ATA_DATA_OFFSET)
  284. /* Offset for alternate registers */
  285. #define CFG_ATA_ALT_OFFSET (0x005C)
  286. /* Interval between registers */
  287. #define CFG_ATA_STRIDE 4
  288. /*-----------------------------------------------------------------------
  289. * CPLD stuff
  290. */
  291. #define CFG_FPGA_XC95XL 1 /* using Xilinx XC95XL CPLD */
  292. #define CFG_FPGA_MAX_SIZE 32*1024 /* 32kByte is enough for CPLD */
  293. /* CPLD program pin configuration */
  294. #define CFG_FPGA_PRG 0x20000000 /* JTAG TMS pin (ppc output) */
  295. #define CFG_FPGA_CLK 0x10000000 /* JTAG TCK pin (ppc output) */
  296. #define CFG_FPGA_DATA 0x20000000 /* JTAG TDO->TDI data pin (ppc output) */
  297. #define CFG_FPGA_DONE 0x10000000 /* JTAG TDI->TDO pin (ppc input) */
  298. #define JTAG_GPIO_ADDR_TMS (CFG_MBAR + 0xB10) /* JTAG TMS pin (GPS data out value reg.) */
  299. #define JTAG_GPIO_ADDR_TCK (CFG_MBAR + 0xC0C) /* JTAG TCK pin (GPW data out value reg.) */
  300. #define JTAG_GPIO_ADDR_TDI (CFG_MBAR + 0xC0C) /* JTAG TDO->TDI pin (GPW data out value reg.) */
  301. #define JTAG_GPIO_ADDR_TDO (CFG_MBAR + 0xB14) /* JTAG TDI->TDO pin (GPS data in value reg.) */
  302. #define JTAG_GPIO_ADDR_CFG (CFG_MBAR + 0xB00)
  303. #define JTAG_GPIO_CFG_SET 0x00000000
  304. #define JTAG_GPIO_CFG_RESET 0x00F00000
  305. #define JTAG_GPIO_ADDR_EN_TMS (CFG_MBAR + 0xB04)
  306. #define JTAG_GPIO_TMS_EN_SET 0x20000000 /* Enable for GPIO */
  307. #define JTAG_GPIO_TMS_EN_RESET 0x00000000
  308. #define JTAG_GPIO_ADDR_DDR_TMS (CFG_MBAR + 0xB0C)
  309. #define JTAG_GPIO_TMS_DDR_SET 0x20000000 /* Set as output */
  310. #define JTAG_GPIO_TMS_DDR_RESET 0x00000000
  311. #define JTAG_GPIO_ADDR_EN_TCK (CFG_MBAR + 0xC00)
  312. #define JTAG_GPIO_TCK_EN_SET 0x20000000 /* Enable for GPIO */
  313. #define JTAG_GPIO_TCK_EN_RESET 0x00000000
  314. #define JTAG_GPIO_ADDR_DDR_TCK (CFG_MBAR + 0xC08)
  315. #define JTAG_GPIO_TCK_DDR_SET 0x20000000 /* Set as output */
  316. #define JTAG_GPIO_TCK_DDR_RESET 0x00000000
  317. #define JTAG_GPIO_ADDR_EN_TDI (CFG_MBAR + 0xC00)
  318. #define JTAG_GPIO_TDI_EN_SET 0x10000000 /* Enable as GPIO */
  319. #define JTAG_GPIO_TDI_EN_RESET 0x00000000
  320. #define JTAG_GPIO_ADDR_DDR_TDI (CFG_MBAR + 0xC08)
  321. #define JTAG_GPIO_TDI_DDR_SET 0x10000000 /* Set as output */
  322. #define JTAG_GPIO_TDI_DDR_RESET 0x00000000
  323. #define JTAG_GPIO_ADDR_EN_TDO (CFG_MBAR + 0xB04)
  324. #define JTAG_GPIO_TDO_EN_SET 0x10000000 /* Enable as GPIO */
  325. #define JTAG_GPIO_TDO_EN_RESET 0x00000000
  326. #define JTAG_GPIO_ADDR_DDR_TDO (CFG_MBAR + 0xB0C)
  327. #define JTAG_GPIO_TDO_DDR_SET 0x00000000
  328. #define JTAG_GPIO_TDO_DDR_RESET 0x10000000 /* Set as input */
  329. #endif /* __CONFIG_H */