board.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550
  1. /*
  2. * board.c
  3. *
  4. * Board functions for TI AM335X based boards
  5. *
  6. * Copyright (C) 2011, Texas Instruments, Incorporated - http://www.ti.com/
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR /PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #include <common.h>
  19. #include <errno.h>
  20. #include <spl.h>
  21. #include <asm/arch/cpu.h>
  22. #include <asm/arch/hardware.h>
  23. #include <asm/arch/omap.h>
  24. #include <asm/arch/ddr_defs.h>
  25. #include <asm/arch/clock.h>
  26. #include <asm/arch/gpio.h>
  27. #include <asm/arch/mmc_host_def.h>
  28. #include <asm/arch/sys_proto.h>
  29. #include <asm/io.h>
  30. #include <asm/emif.h>
  31. #include <asm/gpio.h>
  32. #include <i2c.h>
  33. #include <miiphy.h>
  34. #include <cpsw.h>
  35. #include "board.h"
  36. DECLARE_GLOBAL_DATA_PTR;
  37. static struct wd_timer *wdtimer = (struct wd_timer *)WDT_BASE;
  38. #ifdef CONFIG_SPL_BUILD
  39. static struct uart_sys *uart_base = (struct uart_sys *)DEFAULT_UART_BASE;
  40. #endif
  41. /* MII mode defines */
  42. #define MII_MODE_ENABLE 0x0
  43. #define RGMII_MODE_ENABLE 0x3A
  44. /* GPIO that controls power to DDR on EVM-SK */
  45. #define GPIO_DDR_VTT_EN 7
  46. static struct ctrl_dev *cdev = (struct ctrl_dev *)CTRL_DEVICE_BASE;
  47. static struct am335x_baseboard_id __attribute__((section (".data"))) header;
  48. static inline int board_is_bone(void)
  49. {
  50. return !strncmp(header.name, "A335BONE", HDR_NAME_LEN);
  51. }
  52. static inline int board_is_bone_lt(void)
  53. {
  54. return !strncmp(header.name, "A335BNLT", HDR_NAME_LEN);
  55. }
  56. static inline int board_is_evm_sk(void)
  57. {
  58. return !strncmp("A335X_SK", header.name, HDR_NAME_LEN);
  59. }
  60. static inline int board_is_idk(void)
  61. {
  62. return !strncmp(header.config, "SKU#02", 6);
  63. }
  64. static int __maybe_unused board_is_gp_evm(void)
  65. {
  66. return !strncmp("A33515BB", header.name, 8);
  67. }
  68. int board_is_evm_15_or_later(void)
  69. {
  70. return (!strncmp("A33515BB", header.name, 8) &&
  71. strncmp("1.5", header.version, 3) <= 0);
  72. }
  73. /*
  74. * Read header information from EEPROM into global structure.
  75. */
  76. static int read_eeprom(void)
  77. {
  78. /* Check if baseboard eeprom is available */
  79. if (i2c_probe(CONFIG_SYS_I2C_EEPROM_ADDR)) {
  80. puts("Could not probe the EEPROM; something fundamentally "
  81. "wrong on the I2C bus.\n");
  82. return -ENODEV;
  83. }
  84. /* read the eeprom using i2c */
  85. if (i2c_read(CONFIG_SYS_I2C_EEPROM_ADDR, 0, 2, (uchar *)&header,
  86. sizeof(header))) {
  87. puts("Could not read the EEPROM; something fundamentally"
  88. " wrong on the I2C bus.\n");
  89. return -EIO;
  90. }
  91. if (header.magic != 0xEE3355AA) {
  92. /*
  93. * read the eeprom using i2c again,
  94. * but use only a 1 byte address
  95. */
  96. if (i2c_read(CONFIG_SYS_I2C_EEPROM_ADDR, 0, 1,
  97. (uchar *)&header, sizeof(header))) {
  98. puts("Could not read the EEPROM; something "
  99. "fundamentally wrong on the I2C bus.\n");
  100. return -EIO;
  101. }
  102. if (header.magic != 0xEE3355AA) {
  103. printf("Incorrect magic number (0x%x) in EEPROM\n",
  104. header.magic);
  105. return -EINVAL;
  106. }
  107. }
  108. return 0;
  109. }
  110. /* UART Defines */
  111. #ifdef CONFIG_SPL_BUILD
  112. #define UART_RESET (0x1 << 1)
  113. #define UART_CLK_RUNNING_MASK 0x1
  114. #define UART_SMART_IDLE_EN (0x1 << 0x3)
  115. static void rtc32k_enable(void)
  116. {
  117. struct rtc_regs *rtc = (struct rtc_regs *)RTC_BASE;
  118. /*
  119. * Unlock the RTC's registers. For more details please see the
  120. * RTC_SS section of the TRM. In order to unlock we need to
  121. * write these specific values (keys) in this order.
  122. */
  123. writel(0x83e70b13, &rtc->kick0r);
  124. writel(0x95a4f1e0, &rtc->kick1r);
  125. /* Enable the RTC 32K OSC by setting bits 3 and 6. */
  126. writel((1 << 3) | (1 << 6), &rtc->osc);
  127. }
  128. static const struct ddr_data ddr2_data = {
  129. .datardsratio0 = ((MT47H128M16RT25E_RD_DQS<<30) |
  130. (MT47H128M16RT25E_RD_DQS<<20) |
  131. (MT47H128M16RT25E_RD_DQS<<10) |
  132. (MT47H128M16RT25E_RD_DQS<<0)),
  133. .datawdsratio0 = ((MT47H128M16RT25E_WR_DQS<<30) |
  134. (MT47H128M16RT25E_WR_DQS<<20) |
  135. (MT47H128M16RT25E_WR_DQS<<10) |
  136. (MT47H128M16RT25E_WR_DQS<<0)),
  137. .datawiratio0 = ((MT47H128M16RT25E_PHY_WRLVL<<30) |
  138. (MT47H128M16RT25E_PHY_WRLVL<<20) |
  139. (MT47H128M16RT25E_PHY_WRLVL<<10) |
  140. (MT47H128M16RT25E_PHY_WRLVL<<0)),
  141. .datagiratio0 = ((MT47H128M16RT25E_PHY_GATELVL<<30) |
  142. (MT47H128M16RT25E_PHY_GATELVL<<20) |
  143. (MT47H128M16RT25E_PHY_GATELVL<<10) |
  144. (MT47H128M16RT25E_PHY_GATELVL<<0)),
  145. .datafwsratio0 = ((MT47H128M16RT25E_PHY_FIFO_WE<<30) |
  146. (MT47H128M16RT25E_PHY_FIFO_WE<<20) |
  147. (MT47H128M16RT25E_PHY_FIFO_WE<<10) |
  148. (MT47H128M16RT25E_PHY_FIFO_WE<<0)),
  149. .datawrsratio0 = ((MT47H128M16RT25E_PHY_WR_DATA<<30) |
  150. (MT47H128M16RT25E_PHY_WR_DATA<<20) |
  151. (MT47H128M16RT25E_PHY_WR_DATA<<10) |
  152. (MT47H128M16RT25E_PHY_WR_DATA<<0)),
  153. .datauserank0delay = MT47H128M16RT25E_PHY_RANK0_DELAY,
  154. .datadldiff0 = PHY_DLL_LOCK_DIFF,
  155. };
  156. static const struct cmd_control ddr2_cmd_ctrl_data = {
  157. .cmd0csratio = MT47H128M16RT25E_RATIO,
  158. .cmd0dldiff = MT47H128M16RT25E_DLL_LOCK_DIFF,
  159. .cmd0iclkout = MT47H128M16RT25E_INVERT_CLKOUT,
  160. .cmd1csratio = MT47H128M16RT25E_RATIO,
  161. .cmd1dldiff = MT47H128M16RT25E_DLL_LOCK_DIFF,
  162. .cmd1iclkout = MT47H128M16RT25E_INVERT_CLKOUT,
  163. .cmd2csratio = MT47H128M16RT25E_RATIO,
  164. .cmd2dldiff = MT47H128M16RT25E_DLL_LOCK_DIFF,
  165. .cmd2iclkout = MT47H128M16RT25E_INVERT_CLKOUT,
  166. };
  167. static const struct emif_regs ddr2_emif_reg_data = {
  168. .sdram_config = MT47H128M16RT25E_EMIF_SDCFG,
  169. .ref_ctrl = MT47H128M16RT25E_EMIF_SDREF,
  170. .sdram_tim1 = MT47H128M16RT25E_EMIF_TIM1,
  171. .sdram_tim2 = MT47H128M16RT25E_EMIF_TIM2,
  172. .sdram_tim3 = MT47H128M16RT25E_EMIF_TIM3,
  173. .emif_ddr_phy_ctlr_1 = MT47H128M16RT25E_EMIF_READ_LATENCY,
  174. };
  175. static const struct ddr_data ddr3_data = {
  176. .datardsratio0 = MT41J128MJT125_RD_DQS,
  177. .datawdsratio0 = MT41J128MJT125_WR_DQS,
  178. .datafwsratio0 = MT41J128MJT125_PHY_FIFO_WE,
  179. .datawrsratio0 = MT41J128MJT125_PHY_WR_DATA,
  180. .datadldiff0 = PHY_DLL_LOCK_DIFF,
  181. };
  182. static const struct ddr_data ddr3_beagleblack_data = {
  183. .datardsratio0 = MT41K256M16HA125E_RD_DQS,
  184. .datawdsratio0 = MT41K256M16HA125E_WR_DQS,
  185. .datafwsratio0 = MT41K256M16HA125E_PHY_FIFO_WE,
  186. .datawrsratio0 = MT41K256M16HA125E_PHY_WR_DATA,
  187. .datadldiff0 = PHY_DLL_LOCK_DIFF,
  188. };
  189. static const struct ddr_data ddr3_evm_data = {
  190. .datardsratio0 = MT41J512M8RH125_RD_DQS,
  191. .datawdsratio0 = MT41J512M8RH125_WR_DQS,
  192. .datafwsratio0 = MT41J512M8RH125_PHY_FIFO_WE,
  193. .datawrsratio0 = MT41J512M8RH125_PHY_WR_DATA,
  194. .datadldiff0 = PHY_DLL_LOCK_DIFF,
  195. };
  196. static const struct cmd_control ddr3_cmd_ctrl_data = {
  197. .cmd0csratio = MT41J128MJT125_RATIO,
  198. .cmd0dldiff = MT41J128MJT125_DLL_LOCK_DIFF,
  199. .cmd0iclkout = MT41J128MJT125_INVERT_CLKOUT,
  200. .cmd1csratio = MT41J128MJT125_RATIO,
  201. .cmd1dldiff = MT41J128MJT125_DLL_LOCK_DIFF,
  202. .cmd1iclkout = MT41J128MJT125_INVERT_CLKOUT,
  203. .cmd2csratio = MT41J128MJT125_RATIO,
  204. .cmd2dldiff = MT41J128MJT125_DLL_LOCK_DIFF,
  205. .cmd2iclkout = MT41J128MJT125_INVERT_CLKOUT,
  206. };
  207. static const struct cmd_control ddr3_beagleblack_cmd_ctrl_data = {
  208. .cmd0csratio = MT41K256M16HA125E_RATIO,
  209. .cmd0dldiff = MT41K256M16HA125E_DLL_LOCK_DIFF,
  210. .cmd0iclkout = MT41K256M16HA125E_INVERT_CLKOUT,
  211. .cmd1csratio = MT41K256M16HA125E_RATIO,
  212. .cmd1dldiff = MT41K256M16HA125E_DLL_LOCK_DIFF,
  213. .cmd1iclkout = MT41K256M16HA125E_INVERT_CLKOUT,
  214. .cmd2csratio = MT41K256M16HA125E_RATIO,
  215. .cmd2dldiff = MT41K256M16HA125E_DLL_LOCK_DIFF,
  216. .cmd2iclkout = MT41K256M16HA125E_INVERT_CLKOUT,
  217. };
  218. static const struct cmd_control ddr3_evm_cmd_ctrl_data = {
  219. .cmd0csratio = MT41J512M8RH125_RATIO,
  220. .cmd0dldiff = MT41J512M8RH125_DLL_LOCK_DIFF,
  221. .cmd0iclkout = MT41J512M8RH125_INVERT_CLKOUT,
  222. .cmd1csratio = MT41J512M8RH125_RATIO,
  223. .cmd1dldiff = MT41J512M8RH125_DLL_LOCK_DIFF,
  224. .cmd1iclkout = MT41J512M8RH125_INVERT_CLKOUT,
  225. .cmd2csratio = MT41J512M8RH125_RATIO,
  226. .cmd2dldiff = MT41J512M8RH125_DLL_LOCK_DIFF,
  227. .cmd2iclkout = MT41J512M8RH125_INVERT_CLKOUT,
  228. };
  229. static struct emif_regs ddr3_emif_reg_data = {
  230. .sdram_config = MT41J128MJT125_EMIF_SDCFG,
  231. .ref_ctrl = MT41J128MJT125_EMIF_SDREF,
  232. .sdram_tim1 = MT41J128MJT125_EMIF_TIM1,
  233. .sdram_tim2 = MT41J128MJT125_EMIF_TIM2,
  234. .sdram_tim3 = MT41J128MJT125_EMIF_TIM3,
  235. .zq_config = MT41J128MJT125_ZQ_CFG,
  236. .emif_ddr_phy_ctlr_1 = MT41J128MJT125_EMIF_READ_LATENCY |
  237. PHY_EN_DYN_PWRDN,
  238. };
  239. static struct emif_regs ddr3_beagleblack_emif_reg_data = {
  240. .sdram_config = MT41K256M16HA125E_EMIF_SDCFG,
  241. .ref_ctrl = MT41K256M16HA125E_EMIF_SDREF,
  242. .sdram_tim1 = MT41K256M16HA125E_EMIF_TIM1,
  243. .sdram_tim2 = MT41K256M16HA125E_EMIF_TIM2,
  244. .sdram_tim3 = MT41K256M16HA125E_EMIF_TIM3,
  245. .zq_config = MT41K256M16HA125E_ZQ_CFG,
  246. .emif_ddr_phy_ctlr_1 = MT41K256M16HA125E_EMIF_READ_LATENCY,
  247. };
  248. static struct emif_regs ddr3_evm_emif_reg_data = {
  249. .sdram_config = MT41J512M8RH125_EMIF_SDCFG,
  250. .ref_ctrl = MT41J512M8RH125_EMIF_SDREF,
  251. .sdram_tim1 = MT41J512M8RH125_EMIF_TIM1,
  252. .sdram_tim2 = MT41J512M8RH125_EMIF_TIM2,
  253. .sdram_tim3 = MT41J512M8RH125_EMIF_TIM3,
  254. .zq_config = MT41J512M8RH125_ZQ_CFG,
  255. .emif_ddr_phy_ctlr_1 = MT41J512M8RH125_EMIF_READ_LATENCY |
  256. PHY_EN_DYN_PWRDN,
  257. };
  258. #endif
  259. /*
  260. * early system init of muxing and clocks.
  261. */
  262. void s_init(void)
  263. {
  264. /* WDT1 is already running when the bootloader gets control
  265. * Disable it to avoid "random" resets
  266. */
  267. writel(0xAAAA, &wdtimer->wdtwspr);
  268. while (readl(&wdtimer->wdtwwps) != 0x0)
  269. ;
  270. writel(0x5555, &wdtimer->wdtwspr);
  271. while (readl(&wdtimer->wdtwwps) != 0x0)
  272. ;
  273. #ifdef CONFIG_SPL_BUILD
  274. /* Setup the PLLs and the clocks for the peripherals */
  275. pll_init();
  276. /* Enable RTC32K clock */
  277. rtc32k_enable();
  278. /* UART softreset */
  279. u32 regVal;
  280. #ifdef CONFIG_SERIAL1
  281. enable_uart0_pin_mux();
  282. #endif /* CONFIG_SERIAL1 */
  283. #ifdef CONFIG_SERIAL2
  284. enable_uart1_pin_mux();
  285. #endif /* CONFIG_SERIAL2 */
  286. #ifdef CONFIG_SERIAL3
  287. enable_uart2_pin_mux();
  288. #endif /* CONFIG_SERIAL3 */
  289. #ifdef CONFIG_SERIAL4
  290. enable_uart3_pin_mux();
  291. #endif /* CONFIG_SERIAL4 */
  292. #ifdef CONFIG_SERIAL5
  293. enable_uart4_pin_mux();
  294. #endif /* CONFIG_SERIAL5 */
  295. #ifdef CONFIG_SERIAL6
  296. enable_uart5_pin_mux();
  297. #endif /* CONFIG_SERIAL6 */
  298. regVal = readl(&uart_base->uartsyscfg);
  299. regVal |= UART_RESET;
  300. writel(regVal, &uart_base->uartsyscfg);
  301. while ((readl(&uart_base->uartsyssts) &
  302. UART_CLK_RUNNING_MASK) != UART_CLK_RUNNING_MASK)
  303. ;
  304. /* Disable smart idle */
  305. regVal = readl(&uart_base->uartsyscfg);
  306. regVal |= UART_SMART_IDLE_EN;
  307. writel(regVal, &uart_base->uartsyscfg);
  308. gd = &gdata;
  309. preloader_console_init();
  310. /* Initalize the board header */
  311. enable_i2c0_pin_mux();
  312. i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
  313. if (read_eeprom() < 0)
  314. puts("Could not get board ID.\n");
  315. enable_board_pin_mux(&header);
  316. if (board_is_evm_sk()) {
  317. /*
  318. * EVM SK 1.2A and later use gpio0_7 to enable DDR3.
  319. * This is safe enough to do on older revs.
  320. */
  321. gpio_request(GPIO_DDR_VTT_EN, "ddr_vtt_en");
  322. gpio_direction_output(GPIO_DDR_VTT_EN, 1);
  323. }
  324. if (board_is_evm_sk())
  325. config_ddr(303, MT41J128MJT125_IOCTRL_VALUE, &ddr3_data,
  326. &ddr3_cmd_ctrl_data, &ddr3_emif_reg_data, 0);
  327. else if (board_is_bone_lt())
  328. config_ddr(400, MT41K256M16HA125E_IOCTRL_VALUE,
  329. &ddr3_beagleblack_data,
  330. &ddr3_beagleblack_cmd_ctrl_data,
  331. &ddr3_beagleblack_emif_reg_data, 0);
  332. else if (board_is_evm_15_or_later())
  333. config_ddr(303, MT41J512M8RH125_IOCTRL_VALUE, &ddr3_evm_data,
  334. &ddr3_evm_cmd_ctrl_data, &ddr3_evm_emif_reg_data, 0);
  335. else
  336. config_ddr(266, MT47H128M16RT25E_IOCTRL_VALUE, &ddr2_data,
  337. &ddr2_cmd_ctrl_data, &ddr2_emif_reg_data, 0);
  338. #endif
  339. }
  340. /*
  341. * Basic board specific setup. Pinmux has been handled already.
  342. */
  343. int board_init(void)
  344. {
  345. i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
  346. if (read_eeprom() < 0)
  347. puts("Could not get board ID.\n");
  348. gd->bd->bi_boot_params = PHYS_DRAM_1 + 0x100;
  349. gpmc_init();
  350. return 0;
  351. }
  352. #ifdef CONFIG_BOARD_LATE_INIT
  353. int board_late_init(void)
  354. {
  355. #ifdef CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG
  356. char safe_string[HDR_NAME_LEN + 1];
  357. /* Now set variables based on the header. */
  358. strncpy(safe_string, (char *)header.name, sizeof(header.name));
  359. safe_string[sizeof(header.name)] = 0;
  360. setenv("board_name", safe_string);
  361. strncpy(safe_string, (char *)header.version, sizeof(header.version));
  362. safe_string[sizeof(header.version)] = 0;
  363. setenv("board_rev", safe_string);
  364. #endif
  365. return 0;
  366. }
  367. #endif
  368. #if (defined(CONFIG_DRIVER_TI_CPSW) && !defined(CONFIG_SPL_BUILD)) || \
  369. (defined(CONFIG_SPL_ETH_SUPPORT) && defined(CONFIG_SPL_BUILD))
  370. static void cpsw_control(int enabled)
  371. {
  372. /* VTP can be added here */
  373. return;
  374. }
  375. static struct cpsw_slave_data cpsw_slaves[] = {
  376. {
  377. .slave_reg_ofs = 0x208,
  378. .sliver_reg_ofs = 0xd80,
  379. .phy_id = 0,
  380. },
  381. {
  382. .slave_reg_ofs = 0x308,
  383. .sliver_reg_ofs = 0xdc0,
  384. .phy_id = 1,
  385. },
  386. };
  387. static struct cpsw_platform_data cpsw_data = {
  388. .mdio_base = CPSW_MDIO_BASE,
  389. .cpsw_base = CPSW_BASE,
  390. .mdio_div = 0xff,
  391. .channels = 8,
  392. .cpdma_reg_ofs = 0x800,
  393. .slaves = 1,
  394. .slave_data = cpsw_slaves,
  395. .ale_reg_ofs = 0xd00,
  396. .ale_entries = 1024,
  397. .host_port_reg_ofs = 0x108,
  398. .hw_stats_reg_ofs = 0x900,
  399. .mac_control = (1 << 5),
  400. .control = cpsw_control,
  401. .host_port_num = 0,
  402. .version = CPSW_CTRL_VERSION_2,
  403. };
  404. #endif
  405. #if defined(CONFIG_DRIVER_TI_CPSW) || \
  406. (defined(CONFIG_USB_ETHER) && defined(CONFIG_MUSB_GADGET))
  407. int board_eth_init(bd_t *bis)
  408. {
  409. int rv, n = 0;
  410. uint8_t mac_addr[6];
  411. uint32_t mac_hi, mac_lo;
  412. /* try reading mac address from efuse */
  413. mac_lo = readl(&cdev->macid0l);
  414. mac_hi = readl(&cdev->macid0h);
  415. mac_addr[0] = mac_hi & 0xFF;
  416. mac_addr[1] = (mac_hi & 0xFF00) >> 8;
  417. mac_addr[2] = (mac_hi & 0xFF0000) >> 16;
  418. mac_addr[3] = (mac_hi & 0xFF000000) >> 24;
  419. mac_addr[4] = mac_lo & 0xFF;
  420. mac_addr[5] = (mac_lo & 0xFF00) >> 8;
  421. #if (defined(CONFIG_DRIVER_TI_CPSW) && !defined(CONFIG_SPL_BUILD)) || \
  422. (defined(CONFIG_SPL_ETH_SUPPORT) && defined(CONFIG_SPL_BUILD))
  423. if (!getenv("ethaddr")) {
  424. printf("<ethaddr> not set. Validating first E-fuse MAC\n");
  425. if (is_valid_ether_addr(mac_addr))
  426. eth_setenv_enetaddr("ethaddr", mac_addr);
  427. }
  428. if (board_is_bone() || board_is_bone_lt() || board_is_idk()) {
  429. writel(MII_MODE_ENABLE, &cdev->miisel);
  430. cpsw_slaves[0].phy_if = cpsw_slaves[1].phy_if =
  431. PHY_INTERFACE_MODE_MII;
  432. } else {
  433. writel(RGMII_MODE_ENABLE, &cdev->miisel);
  434. cpsw_slaves[0].phy_if = cpsw_slaves[1].phy_if =
  435. PHY_INTERFACE_MODE_RGMII;
  436. }
  437. rv = cpsw_register(&cpsw_data);
  438. if (rv < 0)
  439. printf("Error %d registering CPSW switch\n", rv);
  440. else
  441. n += rv;
  442. /*
  443. *
  444. * CPSW RGMII Internal Delay Mode is not supported in all PVT
  445. * operating points. So we must set the TX clock delay feature
  446. * in the AR8051 PHY. Since we only support a single ethernet
  447. * device in U-Boot, we only do this for the first instance.
  448. */
  449. #define AR8051_PHY_DEBUG_ADDR_REG 0x1d
  450. #define AR8051_PHY_DEBUG_DATA_REG 0x1e
  451. #define AR8051_DEBUG_RGMII_CLK_DLY_REG 0x5
  452. #define AR8051_RGMII_TX_CLK_DLY 0x100
  453. if (board_is_evm_sk() || board_is_gp_evm()) {
  454. const char *devname;
  455. devname = miiphy_get_current_dev();
  456. miiphy_write(devname, 0x0, AR8051_PHY_DEBUG_ADDR_REG,
  457. AR8051_DEBUG_RGMII_CLK_DLY_REG);
  458. miiphy_write(devname, 0x0, AR8051_PHY_DEBUG_DATA_REG,
  459. AR8051_RGMII_TX_CLK_DLY);
  460. }
  461. #endif
  462. #if defined(CONFIG_USB_ETHER) && \
  463. (!defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_USBETH_SUPPORT))
  464. if (is_valid_ether_addr(mac_addr))
  465. eth_setenv_enetaddr("usbnet_devaddr", mac_addr);
  466. rv = usb_eth_initialize(bis);
  467. if (rv < 0)
  468. printf("Error %d registering USB_ETHER\n", rv);
  469. else
  470. n += rv;
  471. #endif
  472. return n;
  473. }
  474. #endif