smc91111.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652
  1. /*------------------------------------------------------------------------
  2. . smc91111.h - macros for the LAN91C111 Ethernet Driver
  3. .
  4. . (C) Copyright 2002
  5. . Sysgo Real-Time Solutions, GmbH <www.elinos.com>
  6. . Rolf Offermanns <rof@sysgo.de>
  7. . Copyright (C) 2001 Standard Microsystems Corporation (SMSC)
  8. . Developed by Simple Network Magic Corporation (SNMC)
  9. . Copyright (C) 1996 by Erik Stahlman (ES)
  10. .
  11. . This program is free software; you can redistribute it and/or modify
  12. . it under the terms of the GNU General Public License as published by
  13. . the Free Software Foundation; either version 2 of the License, or
  14. . (at your option) any later version.
  15. .
  16. . This program is distributed in the hope that it will be useful,
  17. . but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. . MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. . GNU General Public License for more details.
  20. .
  21. . You should have received a copy of the GNU General Public License
  22. . along with this program; if not, write to the Free Software
  23. . Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  24. .
  25. . This file contains register information and access macros for
  26. . the LAN91C111 single chip ethernet controller. It is a modified
  27. . version of the smc9194.h file.
  28. .
  29. . Information contained in this file was obtained from the LAN91C111
  30. . manual from SMC. To get a copy, if you really want one, you can find
  31. . information under www.smsc.com.
  32. .
  33. . Authors
  34. . Erik Stahlman ( erik@vt.edu )
  35. . Daris A Nevil ( dnevil@snmc.com )
  36. .
  37. . History
  38. . 03/16/01 Daris A Nevil Modified for use with LAN91C111 device
  39. .
  40. ---------------------------------------------------------------------------*/
  41. #ifndef _SMC91111_H_
  42. #define _SMC91111_H_
  43. #include <asm/types.h>
  44. #include <config.h>
  45. /*
  46. * This function may be called by the board specific initialisation code
  47. * in order to override the default mac address.
  48. */
  49. void smc_set_mac_addr(const char *addr);
  50. /* I want some simple types */
  51. typedef unsigned char byte;
  52. typedef unsigned short word;
  53. typedef unsigned long int dword;
  54. /*
  55. . DEBUGGING LEVELS
  56. .
  57. . 0 for normal operation
  58. . 1 for slightly more details
  59. . >2 for various levels of increasingly useless information
  60. . 2 for interrupt tracking, status flags
  61. . 3 for packet info
  62. . 4 for complete packet dumps
  63. */
  64. /*#define SMC_DEBUG 0 */
  65. /* Because of bank switching, the LAN91xxx uses only 16 I/O ports */
  66. #define SMC_IO_EXTENT 16
  67. #ifdef CONFIG_PXA250
  68. #define SMC_inl(r) (*((volatile dword *)(SMC_BASE_ADDRESS+(r))))
  69. #define SMC_inw(r) (*((volatile word *)(SMC_BASE_ADDRESS+(r))))
  70. #define SMC_inb(p) ({ \
  71. unsigned int __p = (unsigned int)(SMC_BASE_ADDRESS + (p)); \
  72. unsigned int __v = *(volatile unsigned short *)((__p) & ~1); \
  73. if (__p & 1) __v >>= 8; \
  74. else __v &= 0xff; \
  75. __v; })
  76. #define SMC_outl(d,r) (*((volatile dword *)(SMC_BASE_ADDRESS+(r))) = d)
  77. #define SMC_outw(d,r) (*((volatile word *)(SMC_BASE_ADDRESS+(r))) = d)
  78. #define SMC_outb(d,r) ({ word __d = (byte)(d); \
  79. word __w = SMC_inw((r)&~1); \
  80. __w &= ((r)&1) ? 0x00FF : 0xFF00; \
  81. __w |= ((r)&1) ? __d<<8 : __d; \
  82. SMC_outw(__w,(r)&~1); \
  83. })
  84. #define SMC_outsl(r,b,l) ({ int __i; \
  85. dword *__b2; \
  86. __b2 = (dword *) b; \
  87. for (__i = 0; __i < l; __i++) { \
  88. SMC_outl( *(__b2 + __i), r); \
  89. } \
  90. })
  91. #define SMC_outsw(r,b,l) ({ int __i; \
  92. word *__b2; \
  93. __b2 = (word *) b; \
  94. for (__i = 0; __i < l; __i++) { \
  95. SMC_outw( *(__b2 + __i), r); \
  96. } \
  97. })
  98. #define SMC_insl(r,b,l) ({ int __i ; \
  99. dword *__b2; \
  100. __b2 = (dword *) b; \
  101. for (__i = 0; __i < l; __i++) { \
  102. *(__b2 + __i) = SMC_inl(r); \
  103. SMC_inl(0); \
  104. }; \
  105. })
  106. #define SMC_insw(r,b,l) ({ int __i ; \
  107. word *__b2; \
  108. __b2 = (word *) b; \
  109. for (__i = 0; __i < l; __i++) { \
  110. *(__b2 + __i) = SMC_inw(r); \
  111. SMC_inw(0); \
  112. }; \
  113. })
  114. #define SMC_insb(r,b,l) ({ int __i ; \
  115. byte *__b2; \
  116. __b2 = (byte *) b; \
  117. for (__i = 0; __i < l; __i++) { \
  118. *(__b2 + __i) = SMC_inb(r); \
  119. SMC_inb(0); \
  120. }; \
  121. })
  122. #else /* if not CONFIG_PXA250 */
  123. /*
  124. * We have only 16 Bit PCMCIA access on Socket 0
  125. */
  126. #define SMC_inw(r) (*((volatile word *)(SMC_BASE_ADDRESS+(r))))
  127. #define SMC_inb(r) (((r)&1) ? SMC_inw((r)&~1)>>8 : SMC_inw(r)&0xFF)
  128. #define SMC_outw(d,r) (*((volatile word *)(SMC_BASE_ADDRESS+(r))) = d)
  129. #define SMC_outb(d,r) ({ word __d = (byte)(d); \
  130. word __w = SMC_inw((r)&~1); \
  131. __w &= ((r)&1) ? 0x00FF : 0xFF00; \
  132. __w |= ((r)&1) ? __d<<8 : __d; \
  133. SMC_outw(__w,(r)&~1); \
  134. })
  135. #if 0
  136. #define SMC_outsw(r,b,l) outsw(SMC_BASE_ADDRESS+(r), (b), (l))
  137. #else
  138. #define SMC_outsw(r,b,l) ({ int __i; \
  139. word *__b2; \
  140. __b2 = (word *) b; \
  141. for (__i = 0; __i < l; __i++) { \
  142. SMC_outw( *(__b2 + __i), r); \
  143. } \
  144. })
  145. #endif
  146. #if 0
  147. #define SMC_insw(r,b,l) insw(SMC_BASE_ADDRESS+(r), (b), (l))
  148. #else
  149. #define SMC_insw(r,b,l) ({ int __i ; \
  150. word *__b2; \
  151. __b2 = (word *) b; \
  152. for (__i = 0; __i < l; __i++) { \
  153. *(__b2 + __i) = SMC_inw(r); \
  154. SMC_inw(0); \
  155. }; \
  156. })
  157. #endif
  158. #if defined(CONFIG_SMC_USE_32_BIT)
  159. #define SMC_inl(r) (*((volatile dword *)(SMC_BASE_ADDRESS+(r))))
  160. #define SMC_insl(r,b,l) ({ int __i ; \
  161. dword *__b2; \
  162. __b2 = (dword *) b; \
  163. for (__i = 0; __i < l; __i++) { \
  164. *(__b2 + __i) = SMC_inl(r); \
  165. SMC_inl(0); \
  166. }; \
  167. })
  168. #define SMC_outl(d,r) (*((volatile dword *)(SMC_BASE_ADDRESS+(r))) = d)
  169. #define SMC_outsl(r,b,l) ({ int __i; \
  170. dword *__b2; \
  171. __b2 = (dword *) b; \
  172. for (__i = 0; __i < l; __i++) { \
  173. SMC_outl( *(__b2 + __i), r); \
  174. } \
  175. })
  176. #endif /* CONFIG_SMC_USE_32_BIT */
  177. #endif
  178. /*---------------------------------------------------------------
  179. .
  180. . A description of the SMSC registers is probably in order here,
  181. . although for details, the SMC datasheet is invaluable.
  182. .
  183. . Basically, the chip has 4 banks of registers ( 0 to 3 ), which
  184. . are accessed by writing a number into the BANK_SELECT register
  185. . ( I also use a SMC_SELECT_BANK macro for this ).
  186. .
  187. . The banks are configured so that for most purposes, bank 2 is all
  188. . that is needed for simple run time tasks.
  189. -----------------------------------------------------------------------*/
  190. /*
  191. . Bank Select Register:
  192. .
  193. . yyyy yyyy 0000 00xx
  194. . xx = bank number
  195. . yyyy yyyy = 0x33, for identification purposes.
  196. */
  197. #define BANK_SELECT 14
  198. /* Transmit Control Register */
  199. /* BANK 0 */
  200. #define TCR_REG 0x0000 /* transmit control register */
  201. #define TCR_ENABLE 0x0001 /* When 1 we can transmit */
  202. #define TCR_LOOP 0x0002 /* Controls output pin LBK */
  203. #define TCR_FORCOL 0x0004 /* When 1 will force a collision */
  204. #define TCR_PAD_EN 0x0080 /* When 1 will pad tx frames < 64 bytes w/0 */
  205. #define TCR_NOCRC 0x0100 /* When 1 will not append CRC to tx frames */
  206. #define TCR_MON_CSN 0x0400 /* When 1 tx monitors carrier */
  207. #define TCR_FDUPLX 0x0800 /* When 1 enables full duplex operation */
  208. #define TCR_STP_SQET 0x1000 /* When 1 stops tx if Signal Quality Error */
  209. #define TCR_EPH_LOOP 0x2000 /* When 1 enables EPH block loopback */
  210. #define TCR_SWFDUP 0x8000 /* When 1 enables Switched Full Duplex mode */
  211. #define TCR_CLEAR 0 /* do NOTHING */
  212. /* the default settings for the TCR register : */
  213. /* QUESTION: do I want to enable padding of short packets ? */
  214. #define TCR_DEFAULT TCR_ENABLE
  215. /* EPH Status Register */
  216. /* BANK 0 */
  217. #define EPH_STATUS_REG 0x0002
  218. #define ES_TX_SUC 0x0001 /* Last TX was successful */
  219. #define ES_SNGL_COL 0x0002 /* Single collision detected for last tx */
  220. #define ES_MUL_COL 0x0004 /* Multiple collisions detected for last tx */
  221. #define ES_LTX_MULT 0x0008 /* Last tx was a multicast */
  222. #define ES_16COL 0x0010 /* 16 Collisions Reached */
  223. #define ES_SQET 0x0020 /* Signal Quality Error Test */
  224. #define ES_LTXBRD 0x0040 /* Last tx was a broadcast */
  225. #define ES_TXDEFR 0x0080 /* Transmit Deferred */
  226. #define ES_LATCOL 0x0200 /* Late collision detected on last tx */
  227. #define ES_LOSTCARR 0x0400 /* Lost Carrier Sense */
  228. #define ES_EXC_DEF 0x0800 /* Excessive Deferral */
  229. #define ES_CTR_ROL 0x1000 /* Counter Roll Over indication */
  230. #define ES_LINK_OK 0x4000 /* Driven by inverted value of nLNK pin */
  231. #define ES_TXUNRN 0x8000 /* Tx Underrun */
  232. /* Receive Control Register */
  233. /* BANK 0 */
  234. #define RCR_REG 0x0004
  235. #define RCR_RX_ABORT 0x0001 /* Set if a rx frame was aborted */
  236. #define RCR_PRMS 0x0002 /* Enable promiscuous mode */
  237. #define RCR_ALMUL 0x0004 /* When set accepts all multicast frames */
  238. #define RCR_RXEN 0x0100 /* IFF this is set, we can receive packets */
  239. #define RCR_STRIP_CRC 0x0200 /* When set strips CRC from rx packets */
  240. #define RCR_ABORT_ENB 0x0200 /* When set will abort rx on collision */
  241. #define RCR_FILT_CAR 0x0400 /* When set filters leading 12 bit s of carrier */
  242. #define RCR_SOFTRST 0x8000 /* resets the chip */
  243. /* the normal settings for the RCR register : */
  244. #define RCR_DEFAULT (RCR_STRIP_CRC | RCR_RXEN)
  245. #define RCR_CLEAR 0x0 /* set it to a base state */
  246. /* Counter Register */
  247. /* BANK 0 */
  248. #define COUNTER_REG 0x0006
  249. /* Memory Information Register */
  250. /* BANK 0 */
  251. #define MIR_REG 0x0008
  252. /* Receive/Phy Control Register */
  253. /* BANK 0 */
  254. #define RPC_REG 0x000A
  255. #define RPC_SPEED 0x2000 /* When 1 PHY is in 100Mbps mode. */
  256. #define RPC_DPLX 0x1000 /* When 1 PHY is in Full-Duplex Mode */
  257. #define RPC_ANEG 0x0800 /* When 1 PHY is in Auto-Negotiate Mode */
  258. #define RPC_LSXA_SHFT 5 /* Bits to shift LS2A,LS1A,LS0A to lsb */
  259. #define RPC_LSXB_SHFT 2 /* Bits to get LS2B,LS1B,LS0B to lsb */
  260. #define RPC_LED_100_10 (0x00) /* LED = 100Mbps OR's with 10Mbps link detect */
  261. #define RPC_LED_RES (0x01) /* LED = Reserved */
  262. #define RPC_LED_10 (0x02) /* LED = 10Mbps link detect */
  263. #define RPC_LED_FD (0x03) /* LED = Full Duplex Mode */
  264. #define RPC_LED_TX_RX (0x04) /* LED = TX or RX packet occurred */
  265. #define RPC_LED_100 (0x05) /* LED = 100Mbps link dectect */
  266. #define RPC_LED_TX (0x06) /* LED = TX packet occurred */
  267. #define RPC_LED_RX (0x07) /* LED = RX packet occurred */
  268. #if defined(CONFIG_DK1C20) || defined(CONFIG_DK1S10)
  269. /* buggy schematic: LEDa -> yellow, LEDb --> green */
  270. #define RPC_DEFAULT ( RPC_SPEED | RPC_DPLX | RPC_ANEG \
  271. | (RPC_LED_TX_RX << RPC_LSXA_SHFT) \
  272. | (RPC_LED_100_10 << RPC_LSXB_SHFT) )
  273. #else
  274. /* SMSC reference design: LEDa --> green, LEDb --> yellow */
  275. #define RPC_DEFAULT ( RPC_SPEED | RPC_DPLX | RPC_ANEG \
  276. | (RPC_LED_100_10 << RPC_LSXA_SHFT) \
  277. | (RPC_LED_TX_RX << RPC_LSXB_SHFT) )
  278. #endif
  279. /* Bank 0 0x000C is reserved */
  280. /* Bank Select Register */
  281. /* All Banks */
  282. #define BSR_REG 0x000E
  283. /* Configuration Reg */
  284. /* BANK 1 */
  285. #define CONFIG_REG 0x0000
  286. #define CONFIG_EXT_PHY 0x0200 /* 1=external MII, 0=internal Phy */
  287. #define CONFIG_GPCNTRL 0x0400 /* Inverse value drives pin nCNTRL */
  288. #define CONFIG_NO_WAIT 0x1000 /* When 1 no extra wait states on ISA bus */
  289. #define CONFIG_EPH_POWER_EN 0x8000 /* When 0 EPH is placed into low power mode. */
  290. /* Default is powered-up, Internal Phy, Wait States, and pin nCNTRL=low */
  291. #define CONFIG_DEFAULT (CONFIG_EPH_POWER_EN)
  292. /* Base Address Register */
  293. /* BANK 1 */
  294. #define BASE_REG 0x0002
  295. /* Individual Address Registers */
  296. /* BANK 1 */
  297. #define ADDR0_REG 0x0004
  298. #define ADDR1_REG 0x0006
  299. #define ADDR2_REG 0x0008
  300. /* General Purpose Register */
  301. /* BANK 1 */
  302. #define GP_REG 0x000A
  303. /* Control Register */
  304. /* BANK 1 */
  305. #define CTL_REG 0x000C
  306. #define CTL_RCV_BAD 0x4000 /* When 1 bad CRC packets are received */
  307. #define CTL_AUTO_RELEASE 0x0800 /* When 1 tx pages are released automatically */
  308. #define CTL_LE_ENABLE 0x0080 /* When 1 enables Link Error interrupt */
  309. #define CTL_CR_ENABLE 0x0040 /* When 1 enables Counter Rollover interrupt */
  310. #define CTL_TE_ENABLE 0x0020 /* When 1 enables Transmit Error interrupt */
  311. #define CTL_EEPROM_SELECT 0x0004 /* Controls EEPROM reload & store */
  312. #define CTL_RELOAD 0x0002 /* When set reads EEPROM into registers */
  313. #define CTL_STORE 0x0001 /* When set stores registers into EEPROM */
  314. #define CTL_DEFAULT (0x1210)
  315. /* MMU Command Register */
  316. /* BANK 2 */
  317. #define MMU_CMD_REG 0x0000
  318. #define MC_BUSY 1 /* When 1 the last release has not completed */
  319. #define MC_NOP (0<<5) /* No Op */
  320. #define MC_ALLOC (1<<5) /* OR with number of 256 byte packets */
  321. #define MC_RESET (2<<5) /* Reset MMU to initial state */
  322. #define MC_REMOVE (3<<5) /* Remove the current rx packet */
  323. #define MC_RELEASE (4<<5) /* Remove and release the current rx packet */
  324. #define MC_FREEPKT (5<<5) /* Release packet in PNR register */
  325. #define MC_ENQUEUE (6<<5) /* Enqueue the packet for transmit */
  326. #define MC_RSTTXFIFO (7<<5) /* Reset the TX FIFOs */
  327. /* Packet Number Register */
  328. /* BANK 2 */
  329. #define PN_REG 0x0002
  330. /* Allocation Result Register */
  331. /* BANK 2 */
  332. #define AR_REG 0x0003
  333. #define AR_FAILED 0x80 /* Alocation Failed */
  334. /* RX FIFO Ports Register */
  335. /* BANK 2 */
  336. #define RXFIFO_REG 0x0004 /* Must be read as a word */
  337. #define RXFIFO_REMPTY 0x8000 /* RX FIFO Empty */
  338. /* TX FIFO Ports Register */
  339. /* BANK 2 */
  340. #define TXFIFO_REG RXFIFO_REG /* Must be read as a word */
  341. #define TXFIFO_TEMPTY 0x80 /* TX FIFO Empty */
  342. /* Pointer Register */
  343. /* BANK 2 */
  344. #define PTR_REG 0x0006
  345. #define PTR_RCV 0x8000 /* 1=Receive area, 0=Transmit area */
  346. #define PTR_AUTOINC 0x4000 /* Auto increment the pointer on each access */
  347. #define PTR_READ 0x2000 /* When 1 the operation is a read */
  348. /* Data Register */
  349. /* BANK 2 */
  350. #define SMC91111_DATA_REG 0x0008
  351. /* Interrupt Status/Acknowledge Register */
  352. /* BANK 2 */
  353. #define SMC91111_INT_REG 0x000C
  354. /* Interrupt Mask Register */
  355. /* BANK 2 */
  356. #define IM_REG 0x000D
  357. #define IM_MDINT 0x80 /* PHY MI Register 18 Interrupt */
  358. #define IM_ERCV_INT 0x40 /* Early Receive Interrupt */
  359. #define IM_EPH_INT 0x20 /* Set by Etheret Protocol Handler section */
  360. #define IM_RX_OVRN_INT 0x10 /* Set by Receiver Overruns */
  361. #define IM_ALLOC_INT 0x08 /* Set when allocation request is completed */
  362. #define IM_TX_EMPTY_INT 0x04 /* Set if the TX FIFO goes empty */
  363. #define IM_TX_INT 0x02 /* Transmit Interrrupt */
  364. #define IM_RCV_INT 0x01 /* Receive Interrupt */
  365. /* Multicast Table Registers */
  366. /* BANK 3 */
  367. #define MCAST_REG1 0x0000
  368. #define MCAST_REG2 0x0002
  369. #define MCAST_REG3 0x0004
  370. #define MCAST_REG4 0x0006
  371. /* Management Interface Register (MII) */
  372. /* BANK 3 */
  373. #define MII_REG 0x0008
  374. #define MII_MSK_CRS100 0x4000 /* Disables CRS100 detection during tx half dup */
  375. #define MII_MDOE 0x0008 /* MII Output Enable */
  376. #define MII_MCLK 0x0004 /* MII Clock, pin MDCLK */
  377. #define MII_MDI 0x0002 /* MII Input, pin MDI */
  378. #define MII_MDO 0x0001 /* MII Output, pin MDO */
  379. /* Revision Register */
  380. /* BANK 3 */
  381. #define REV_REG 0x000A /* ( hi: chip id low: rev # ) */
  382. /* Early RCV Register */
  383. /* BANK 3 */
  384. /* this is NOT on SMC9192 */
  385. #define ERCV_REG 0x000C
  386. #define ERCV_RCV_DISCRD 0x0080 /* When 1 discards a packet being received */
  387. #define ERCV_THRESHOLD 0x001F /* ERCV Threshold Mask */
  388. /* External Register */
  389. /* BANK 7 */
  390. #define EXT_REG 0x0000
  391. #define CHIP_9192 3
  392. #define CHIP_9194 4
  393. #define CHIP_9195 5
  394. #define CHIP_9196 6
  395. #define CHIP_91100 7
  396. #define CHIP_91100FD 8
  397. #define CHIP_91111FD 9
  398. #if 0
  399. static const char * chip_ids[ 15 ] = {
  400. NULL, NULL, NULL,
  401. /* 3 */ "SMC91C90/91C92",
  402. /* 4 */ "SMC91C94",
  403. /* 5 */ "SMC91C95",
  404. /* 6 */ "SMC91C96",
  405. /* 7 */ "SMC91C100",
  406. /* 8 */ "SMC91C100FD",
  407. /* 9 */ "SMC91C111",
  408. NULL, NULL,
  409. NULL, NULL, NULL};
  410. #endif
  411. /*
  412. . Transmit status bits
  413. */
  414. #define TS_SUCCESS 0x0001
  415. #define TS_LOSTCAR 0x0400
  416. #define TS_LATCOL 0x0200
  417. #define TS_16COL 0x0010
  418. /*
  419. . Receive status bits
  420. */
  421. #define RS_ALGNERR 0x8000
  422. #define RS_BRODCAST 0x4000
  423. #define RS_BADCRC 0x2000
  424. #define RS_ODDFRAME 0x1000 /* bug: the LAN91C111 never sets this on receive */
  425. #define RS_TOOLONG 0x0800
  426. #define RS_TOOSHORT 0x0400
  427. #define RS_MULTICAST 0x0001
  428. #define RS_ERRORS (RS_ALGNERR | RS_BADCRC | RS_TOOLONG | RS_TOOSHORT)
  429. /* PHY Types */
  430. enum {
  431. PHY_LAN83C183 = 1, /* LAN91C111 Internal PHY */
  432. PHY_LAN83C180
  433. };
  434. /* PHY Register Addresses (LAN91C111 Internal PHY) */
  435. /* PHY Control Register */
  436. #define PHY_CNTL_REG 0x00
  437. #define PHY_CNTL_RST 0x8000 /* 1=PHY Reset */
  438. #define PHY_CNTL_LPBK 0x4000 /* 1=PHY Loopback */
  439. #define PHY_CNTL_SPEED 0x2000 /* 1=100Mbps, 0=10Mpbs */
  440. #define PHY_CNTL_ANEG_EN 0x1000 /* 1=Enable Auto negotiation */
  441. #define PHY_CNTL_PDN 0x0800 /* 1=PHY Power Down mode */
  442. #define PHY_CNTL_MII_DIS 0x0400 /* 1=MII 4 bit interface disabled */
  443. #define PHY_CNTL_ANEG_RST 0x0200 /* 1=Reset Auto negotiate */
  444. #define PHY_CNTL_DPLX 0x0100 /* 1=Full Duplex, 0=Half Duplex */
  445. #define PHY_CNTL_COLTST 0x0080 /* 1= MII Colision Test */
  446. /* PHY Status Register */
  447. #define PHY_STAT_REG 0x01
  448. #define PHY_STAT_CAP_T4 0x8000 /* 1=100Base-T4 capable */
  449. #define PHY_STAT_CAP_TXF 0x4000 /* 1=100Base-X full duplex capable */
  450. #define PHY_STAT_CAP_TXH 0x2000 /* 1=100Base-X half duplex capable */
  451. #define PHY_STAT_CAP_TF 0x1000 /* 1=10Mbps full duplex capable */
  452. #define PHY_STAT_CAP_TH 0x0800 /* 1=10Mbps half duplex capable */
  453. #define PHY_STAT_CAP_SUPR 0x0040 /* 1=recv mgmt frames with not preamble */
  454. #define PHY_STAT_ANEG_ACK 0x0020 /* 1=ANEG has completed */
  455. #define PHY_STAT_REM_FLT 0x0010 /* 1=Remote Fault detected */
  456. #define PHY_STAT_CAP_ANEG 0x0008 /* 1=Auto negotiate capable */
  457. #define PHY_STAT_LINK 0x0004 /* 1=valid link */
  458. #define PHY_STAT_JAB 0x0002 /* 1=10Mbps jabber condition */
  459. #define PHY_STAT_EXREG 0x0001 /* 1=extended registers implemented */
  460. /* PHY Identifier Registers */
  461. #define PHY_ID1_REG 0x02 /* PHY Identifier 1 */
  462. #define PHY_ID2_REG 0x03 /* PHY Identifier 2 */
  463. /* PHY Auto-Negotiation Advertisement Register */
  464. #define PHY_AD_REG 0x04
  465. #define PHY_AD_NP 0x8000 /* 1=PHY requests exchange of Next Page */
  466. #define PHY_AD_ACK 0x4000 /* 1=got link code word from remote */
  467. #define PHY_AD_RF 0x2000 /* 1=advertise remote fault */
  468. #define PHY_AD_T4 0x0200 /* 1=PHY is capable of 100Base-T4 */
  469. #define PHY_AD_TX_FDX 0x0100 /* 1=PHY is capable of 100Base-TX FDPLX */
  470. #define PHY_AD_TX_HDX 0x0080 /* 1=PHY is capable of 100Base-TX HDPLX */
  471. #define PHY_AD_10_FDX 0x0040 /* 1=PHY is capable of 10Base-T FDPLX */
  472. #define PHY_AD_10_HDX 0x0020 /* 1=PHY is capable of 10Base-T HDPLX */
  473. #define PHY_AD_CSMA 0x0001 /* 1=PHY is capable of 802.3 CMSA */
  474. /* PHY Auto-negotiation Remote End Capability Register */
  475. #define PHY_RMT_REG 0x05
  476. /* Uses same bit definitions as PHY_AD_REG */
  477. /* PHY Configuration Register 1 */
  478. #define PHY_CFG1_REG 0x10
  479. #define PHY_CFG1_LNKDIS 0x8000 /* 1=Rx Link Detect Function disabled */
  480. #define PHY_CFG1_XMTDIS 0x4000 /* 1=TP Transmitter Disabled */
  481. #define PHY_CFG1_XMTPDN 0x2000 /* 1=TP Transmitter Powered Down */
  482. #define PHY_CFG1_BYPSCR 0x0400 /* 1=Bypass scrambler/descrambler */
  483. #define PHY_CFG1_UNSCDS 0x0200 /* 1=Unscramble Idle Reception Disable */
  484. #define PHY_CFG1_EQLZR 0x0100 /* 1=Rx Equalizer Disabled */
  485. #define PHY_CFG1_CABLE 0x0080 /* 1=STP(150ohm), 0=UTP(100ohm) */
  486. #define PHY_CFG1_RLVL0 0x0040 /* 1=Rx Squelch level reduced by 4.5db */
  487. #define PHY_CFG1_TLVL_SHIFT 2 /* Transmit Output Level Adjust */
  488. #define PHY_CFG1_TLVL_MASK 0x003C
  489. #define PHY_CFG1_TRF_MASK 0x0003 /* Transmitter Rise/Fall time */
  490. /* PHY Configuration Register 2 */
  491. #define PHY_CFG2_REG 0x11
  492. #define PHY_CFG2_APOLDIS 0x0020 /* 1=Auto Polarity Correction disabled */
  493. #define PHY_CFG2_JABDIS 0x0010 /* 1=Jabber disabled */
  494. #define PHY_CFG2_MREG 0x0008 /* 1=Multiple register access (MII mgt) */
  495. #define PHY_CFG2_INTMDIO 0x0004 /* 1=Interrupt signaled with MDIO pulseo */
  496. /* PHY Status Output (and Interrupt status) Register */
  497. #define PHY_INT_REG 0x12 /* Status Output (Interrupt Status) */
  498. #define PHY_INT_INT 0x8000 /* 1=bits have changed since last read */
  499. #define PHY_INT_LNKFAIL 0x4000 /* 1=Link Not detected */
  500. #define PHY_INT_LOSSSYNC 0x2000 /* 1=Descrambler has lost sync */
  501. #define PHY_INT_CWRD 0x1000 /* 1=Invalid 4B5B code detected on rx */
  502. #define PHY_INT_SSD 0x0800 /* 1=No Start Of Stream detected on rx */
  503. #define PHY_INT_ESD 0x0400 /* 1=No End Of Stream detected on rx */
  504. #define PHY_INT_RPOL 0x0200 /* 1=Reverse Polarity detected */
  505. #define PHY_INT_JAB 0x0100 /* 1=Jabber detected */
  506. #define PHY_INT_SPDDET 0x0080 /* 1=100Base-TX mode, 0=10Base-T mode */
  507. #define PHY_INT_DPLXDET 0x0040 /* 1=Device in Full Duplex */
  508. /* PHY Interrupt/Status Mask Register */
  509. #define PHY_MASK_REG 0x13 /* Interrupt Mask */
  510. /* Uses the same bit definitions as PHY_INT_REG */
  511. /*-------------------------------------------------------------------------
  512. . I define some macros to make it easier to do somewhat common
  513. . or slightly complicated, repeated tasks.
  514. --------------------------------------------------------------------------*/
  515. /* select a register bank, 0 to 3 */
  516. #define SMC_SELECT_BANK(x) { SMC_outw( x, BANK_SELECT ); }
  517. /* this enables an interrupt in the interrupt mask register */
  518. #define SMC_ENABLE_INT(x) {\
  519. unsigned char mask;\
  520. SMC_SELECT_BANK(2);\
  521. mask = SMC_inb( IM_REG );\
  522. mask |= (x);\
  523. SMC_outb( mask, IM_REG ); \
  524. }
  525. /* this disables an interrupt from the interrupt mask register */
  526. #define SMC_DISABLE_INT(x) {\
  527. unsigned char mask;\
  528. SMC_SELECT_BANK(2);\
  529. mask = SMC_inb( IM_REG );\
  530. mask &= ~(x);\
  531. SMC_outb( mask, IM_REG ); \
  532. }
  533. /*----------------------------------------------------------------------
  534. . Define the interrupts that I want to receive from the card
  535. .
  536. . I want:
  537. . IM_EPH_INT, for nasty errors
  538. . IM_RCV_INT, for happy received packets
  539. . IM_RX_OVRN_INT, because I have to kick the receiver
  540. . IM_MDINT, for PHY Register 18 Status Changes
  541. --------------------------------------------------------------------------*/
  542. #define SMC_INTERRUPT_MASK (IM_EPH_INT | IM_RX_OVRN_INT | IM_RCV_INT | \
  543. IM_MDINT)
  544. #endif /* _SMC_91111_H_ */