i82365.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589
  1. /*
  2. * (C) Copyright 2003
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. *
  23. ********************************************************************
  24. *
  25. * Lots of code copied from:
  26. *
  27. * i82365.c 1.352 - Linux driver for Intel 82365 and compatible
  28. * PC Card controllers, and Yenta-compatible PCI-to-CardBus controllers.
  29. * (C) 1999 David A. Hinds <dahinds@users.sourceforge.net>
  30. */
  31. #include <common.h>
  32. #ifdef CONFIG_I82365
  33. #include <command.h>
  34. #include <pci.h>
  35. #include <pcmcia.h>
  36. #include <asm/io.h>
  37. #include <pcmcia/ss.h>
  38. #include <pcmcia/i82365.h>
  39. #include <pcmcia/ti113x.h>
  40. #include <pcmcia/yenta.h>
  41. /* #define DEBUG */
  42. static struct pci_device_id supported[] = {
  43. {PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_1510},
  44. {0, 0}
  45. };
  46. #define CYCLE_TIME 120
  47. #ifdef DEBUG
  48. static void i82365_dump_regions (pci_dev_t dev);
  49. #endif
  50. typedef struct socket_info_t {
  51. pci_dev_t dev;
  52. u_short bcr;
  53. u_char pci_lat, cb_lat, sub_bus, cache;
  54. u_int cb_phys;
  55. socket_cap_t cap;
  56. ti113x_state_t state;
  57. } socket_info_t;
  58. static socket_info_t socket;
  59. static socket_state_t state;
  60. static struct pccard_mem_map mem;
  61. static struct pccard_io_map io;
  62. /*====================================================================*/
  63. /* Some PCI shortcuts */
  64. static int pci_readb (socket_info_t * s, int r, u_char * v)
  65. {
  66. return pci_read_config_byte (s->dev, r, v);
  67. }
  68. static int pci_writeb (socket_info_t * s, int r, u_char v)
  69. {
  70. return pci_write_config_byte (s->dev, r, v);
  71. }
  72. static int pci_readw (socket_info_t * s, int r, u_short * v)
  73. {
  74. return pci_read_config_word (s->dev, r, v);
  75. }
  76. static int pci_writew (socket_info_t * s, int r, u_short v)
  77. {
  78. return pci_write_config_word (s->dev, r, v);
  79. }
  80. static int pci_readl (socket_info_t * s, int r, u_int * v)
  81. {
  82. return pci_read_config_dword (s->dev, r, v);
  83. }
  84. static int pci_writel (socket_info_t * s, int r, u_int v)
  85. {
  86. return pci_write_config_dword (s->dev, r, v);
  87. }
  88. #define cb_readb(s, r) readb((s)->cb_phys + (r))
  89. #define cb_readl(s, r) readl((s)->cb_phys + (r))
  90. #define cb_writeb(s, r, v) writeb(v, (s)->cb_phys + (r))
  91. #define cb_writel(s, r, v) writel(v, (s)->cb_phys + (r))
  92. /*====================================================================*/
  93. static u_char i365_get (socket_info_t * s, u_short reg)
  94. {
  95. return cb_readb (s, 0x0800 + reg);
  96. }
  97. static void i365_set (socket_info_t * s, u_short reg, u_char data)
  98. {
  99. cb_writeb (s, 0x0800 + reg, data);
  100. }
  101. static void i365_bset (socket_info_t * s, u_short reg, u_char mask)
  102. {
  103. i365_set (s, reg, i365_get (s, reg) | mask);
  104. }
  105. static void i365_bclr (socket_info_t * s, u_short reg, u_char mask)
  106. {
  107. i365_set (s, reg, i365_get (s, reg) & ~mask);
  108. }
  109. #if 0 /* not used */
  110. static void i365_bflip (socket_info_t * s, u_short reg, u_char mask, int b)
  111. {
  112. u_char d = i365_get (s, reg);
  113. i365_set (s, reg, (b) ? (d | mask) : (d & ~mask));
  114. }
  115. static u_short i365_get_pair (socket_info_t * s, u_short reg)
  116. {
  117. return (i365_get (s, reg) + (i365_get (s, reg + 1) << 8));
  118. }
  119. #endif /* not used */
  120. static void i365_set_pair (socket_info_t * s, u_short reg, u_short data)
  121. {
  122. i365_set (s, reg, data & 0xff);
  123. i365_set (s, reg + 1, data >> 8);
  124. }
  125. /*======================================================================
  126. Code to save and restore global state information for TI 1130 and
  127. TI 1131 controllers, and to set and report global configuration
  128. options.
  129. ======================================================================*/
  130. static void ti113x_get_state (socket_info_t * s)
  131. {
  132. ti113x_state_t *p = &s->state;
  133. pci_readl (s, TI113X_SYSTEM_CONTROL, &p->sysctl);
  134. pci_readb (s, TI113X_CARD_CONTROL, &p->cardctl);
  135. pci_readb (s, TI113X_DEVICE_CONTROL, &p->devctl);
  136. pci_readb (s, TI1250_DIAGNOSTIC, &p->diag);
  137. pci_readl (s, TI12XX_IRQMUX, &p->irqmux);
  138. }
  139. static void ti113x_set_state (socket_info_t * s)
  140. {
  141. ti113x_state_t *p = &s->state;
  142. pci_writel (s, TI113X_SYSTEM_CONTROL, p->sysctl);
  143. pci_writeb (s, TI113X_CARD_CONTROL, p->cardctl);
  144. pci_writeb (s, TI113X_DEVICE_CONTROL, p->devctl);
  145. pci_writeb (s, TI1250_MULTIMEDIA_CTL, 0);
  146. pci_writeb (s, TI1250_DIAGNOSTIC, p->diag);
  147. pci_writel (s, TI12XX_IRQMUX, p->irqmux);
  148. i365_set_pair (s, TI113X_IO_OFFSET (0), 0);
  149. i365_set_pair (s, TI113X_IO_OFFSET (1), 0);
  150. }
  151. static u_int ti113x_set_opts (socket_info_t * s)
  152. {
  153. ti113x_state_t *p = &s->state;
  154. u_int mask = 0xffff;
  155. p->cardctl &= ~TI113X_CCR_ZVENABLE;
  156. p->cardctl |= TI113X_CCR_SPKROUTEN;
  157. return mask;
  158. }
  159. /*======================================================================
  160. Routines to handle common CardBus options
  161. ======================================================================*/
  162. /* Default settings for PCI command configuration register */
  163. #define CMD_DFLT (PCI_COMMAND_IO|PCI_COMMAND_MEMORY| \
  164. PCI_COMMAND_MASTER|PCI_COMMAND_WAIT)
  165. static void cb_get_state (socket_info_t * s)
  166. {
  167. pci_readb (s, PCI_CACHE_LINE_SIZE, &s->cache);
  168. pci_readb (s, PCI_LATENCY_TIMER, &s->pci_lat);
  169. pci_readb (s, CB_LATENCY_TIMER, &s->cb_lat);
  170. pci_readb (s, CB_CARDBUS_BUS, &s->cap.cardbus);
  171. pci_readb (s, CB_SUBORD_BUS, &s->sub_bus);
  172. pci_readw (s, CB_BRIDGE_CONTROL, &s->bcr);
  173. }
  174. static void cb_set_state (socket_info_t * s)
  175. {
  176. pci_writel (s, CB_LEGACY_MODE_BASE, 0);
  177. pci_writel (s, PCI_BASE_ADDRESS_0, s->cb_phys);
  178. pci_writew (s, PCI_COMMAND, CMD_DFLT);
  179. pci_writeb (s, PCI_CACHE_LINE_SIZE, s->cache);
  180. pci_writeb (s, PCI_LATENCY_TIMER, s->pci_lat);
  181. pci_writeb (s, CB_LATENCY_TIMER, s->cb_lat);
  182. pci_writeb (s, CB_CARDBUS_BUS, s->cap.cardbus);
  183. pci_writeb (s, CB_SUBORD_BUS, s->sub_bus);
  184. pci_writew (s, CB_BRIDGE_CONTROL, s->bcr);
  185. }
  186. static void cb_set_opts (socket_info_t * s)
  187. {
  188. if (s->cache == 0)
  189. s->cache = 8;
  190. if (s->pci_lat == 0)
  191. s->pci_lat = 0xa8;
  192. if (s->cb_lat == 0)
  193. s->cb_lat = 0xb0;
  194. }
  195. /*======================================================================
  196. Power control for Cardbus controllers: used both for 16-bit and
  197. Cardbus cards.
  198. ======================================================================*/
  199. static int cb_set_power (socket_info_t * s, socket_state_t * state)
  200. {
  201. u_int reg = 0;
  202. /* restart card voltage detection if it seems appropriate */
  203. if ((state->Vcc == 0) && (state->Vpp == 0) &&
  204. !(cb_readl (s, CB_SOCKET_STATE) & CB_SS_VSENSE))
  205. cb_writel (s, CB_SOCKET_FORCE, CB_SF_CVSTEST);
  206. switch (state->Vcc) {
  207. case 0:
  208. reg = 0;
  209. break;
  210. case 33:
  211. reg = CB_SC_VCC_3V;
  212. break;
  213. case 50:
  214. reg = CB_SC_VCC_5V;
  215. break;
  216. default:
  217. return -1;
  218. }
  219. switch (state->Vpp) {
  220. case 0:
  221. break;
  222. case 33:
  223. reg |= CB_SC_VPP_3V;
  224. break;
  225. case 50:
  226. reg |= CB_SC_VPP_5V;
  227. break;
  228. case 120:
  229. reg |= CB_SC_VPP_12V;
  230. break;
  231. default:
  232. return -1;
  233. }
  234. if (reg != cb_readl (s, CB_SOCKET_CONTROL))
  235. cb_writel (s, CB_SOCKET_CONTROL, reg);
  236. return 0;
  237. }
  238. /*======================================================================
  239. Generic routines to get and set controller options
  240. ======================================================================*/
  241. static void get_bridge_state (socket_info_t * s)
  242. {
  243. ti113x_get_state (s);
  244. cb_get_state (s);
  245. }
  246. static void set_bridge_state (socket_info_t * s)
  247. {
  248. cb_set_state (s);
  249. i365_set (s, I365_GBLCTL, 0x00);
  250. i365_set (s, I365_GENCTL, 0x00);
  251. ti113x_set_state (s);
  252. }
  253. static void set_bridge_opts (socket_info_t * s)
  254. {
  255. ti113x_set_opts (s);
  256. cb_set_opts (s);
  257. }
  258. /*====================================================================*/
  259. static int i365_get_status (socket_info_t * s, u_int * value)
  260. {
  261. u_int status;
  262. status = i365_get (s, I365_STATUS);
  263. *value = ((status & I365_CS_DETECT) == I365_CS_DETECT) ? SS_DETECT : 0;
  264. if (i365_get (s, I365_INTCTL) & I365_PC_IOCARD) {
  265. *value |= (status & I365_CS_STSCHG) ? 0 : SS_STSCHG;
  266. } else {
  267. *value |= (status & I365_CS_BVD1) ? 0 : SS_BATDEAD;
  268. *value |= (status & I365_CS_BVD2) ? 0 : SS_BATWARN;
  269. }
  270. *value |= (status & I365_CS_WRPROT) ? SS_WRPROT : 0;
  271. *value |= (status & I365_CS_READY) ? SS_READY : 0;
  272. *value |= (status & I365_CS_POWERON) ? SS_POWERON : 0;
  273. status = cb_readl (s, CB_SOCKET_STATE);
  274. *value |= (status & CB_SS_32BIT) ? SS_CARDBUS : 0;
  275. *value |= (status & CB_SS_3VCARD) ? SS_3VCARD : 0;
  276. *value |= (status & CB_SS_XVCARD) ? SS_XVCARD : 0;
  277. *value |= (status & CB_SS_VSENSE) ? 0 : SS_PENDING;
  278. /* For now, ignore cards with unsupported voltage keys */
  279. if (*value & SS_XVCARD)
  280. *value &= ~(SS_DETECT | SS_3VCARD | SS_XVCARD);
  281. return 0;
  282. } /* i365_get_status */
  283. static int i365_set_socket (socket_info_t * s, socket_state_t * state)
  284. {
  285. u_char reg;
  286. set_bridge_state (s);
  287. /* IO card, RESET flag */
  288. reg = 0;
  289. reg |= (state->flags & SS_RESET) ? 0 : I365_PC_RESET;
  290. reg |= (state->flags & SS_IOCARD) ? I365_PC_IOCARD : 0;
  291. i365_set (s, I365_INTCTL, reg);
  292. reg = I365_PWR_NORESET;
  293. if (state->flags & SS_PWR_AUTO)
  294. reg |= I365_PWR_AUTO;
  295. if (state->flags & SS_OUTPUT_ENA)
  296. reg |= I365_PWR_OUT;
  297. cb_set_power (s, state);
  298. reg |= i365_get (s, I365_POWER) & (I365_VCC_MASK | I365_VPP1_MASK);
  299. if (reg != i365_get (s, I365_POWER))
  300. i365_set (s, I365_POWER, reg);
  301. return 0;
  302. } /* i365_set_socket */
  303. /*====================================================================*/
  304. static int i365_set_mem_map (socket_info_t * s, struct pccard_mem_map *mem)
  305. {
  306. u_short base, i;
  307. u_char map;
  308. map = mem->map;
  309. if ((map > 4) ||
  310. (mem->card_start > 0x3ffffff) ||
  311. (mem->sys_start > mem->sys_stop) ||
  312. (mem->speed > 1000)) {
  313. return -1;
  314. }
  315. /* Turn off the window before changing anything */
  316. if (i365_get (s, I365_ADDRWIN) & I365_ENA_MEM (map))
  317. i365_bclr (s, I365_ADDRWIN, I365_ENA_MEM (map));
  318. /* Take care of high byte, for PCI controllers */
  319. i365_set (s, CB_MEM_PAGE (map), mem->sys_start >> 24);
  320. base = I365_MEM (map);
  321. i = (mem->sys_start >> 12) & 0x0fff;
  322. if (mem->flags & MAP_16BIT)
  323. i |= I365_MEM_16BIT;
  324. if (mem->flags & MAP_0WS)
  325. i |= I365_MEM_0WS;
  326. i365_set_pair (s, base + I365_W_START, i);
  327. i = (mem->sys_stop >> 12) & 0x0fff;
  328. switch (mem->speed / CYCLE_TIME) {
  329. case 0:
  330. break;
  331. case 1:
  332. i |= I365_MEM_WS0;
  333. break;
  334. case 2:
  335. i |= I365_MEM_WS1;
  336. break;
  337. default:
  338. i |= I365_MEM_WS1 | I365_MEM_WS0;
  339. break;
  340. }
  341. i365_set_pair (s, base + I365_W_STOP, i);
  342. i = ((mem->card_start - mem->sys_start) >> 12) & 0x3fff;
  343. if (mem->flags & MAP_WRPROT)
  344. i |= I365_MEM_WRPROT;
  345. if (mem->flags & MAP_ATTRIB)
  346. i |= I365_MEM_REG;
  347. i365_set_pair (s, base + I365_W_OFF, i);
  348. /* Turn on the window if necessary */
  349. if (mem->flags & MAP_ACTIVE)
  350. i365_bset (s, I365_ADDRWIN, I365_ENA_MEM (map));
  351. return 0;
  352. } /* i365_set_mem_map */
  353. static int i365_set_io_map (socket_info_t * s, struct pccard_io_map *io)
  354. {
  355. u_char map, ioctl;
  356. map = io->map;
  357. if ((map > 1) || (io->start > 0xffff) || (io->stop > 0xffff) ||
  358. (io->stop < io->start))
  359. return -1;
  360. /* Turn off the window before changing anything */
  361. if (i365_get (s, I365_ADDRWIN) & I365_ENA_IO (map))
  362. i365_bclr (s, I365_ADDRWIN, I365_ENA_IO (map));
  363. i365_set_pair (s, I365_IO (map) + I365_W_START, io->start);
  364. i365_set_pair (s, I365_IO (map) + I365_W_STOP, io->stop);
  365. ioctl = i365_get (s, I365_IOCTL) & ~I365_IOCTL_MASK (map);
  366. if (io->speed)
  367. ioctl |= I365_IOCTL_WAIT (map);
  368. if (io->flags & MAP_0WS)
  369. ioctl |= I365_IOCTL_0WS (map);
  370. if (io->flags & MAP_16BIT)
  371. ioctl |= I365_IOCTL_16BIT (map);
  372. if (io->flags & MAP_AUTOSZ)
  373. ioctl |= I365_IOCTL_IOCS16 (map);
  374. i365_set (s, I365_IOCTL, ioctl);
  375. /* Turn on the window if necessary */
  376. if (io->flags & MAP_ACTIVE)
  377. i365_bset (s, I365_ADDRWIN, I365_ENA_IO (map));
  378. return 0;
  379. } /* i365_set_io_map */
  380. /*====================================================================*/
  381. int i82365_init (void)
  382. {
  383. u_int val;
  384. int i;
  385. if ((socket.dev = pci_find_devices (supported, 0)) < 0) {
  386. /* Controller not found */
  387. return 1;
  388. }
  389. pci_read_config_dword (socket.dev, PCI_BASE_ADDRESS_0, &socket.cb_phys);
  390. socket.cb_phys &= ~0xf;
  391. get_bridge_state (&socket);
  392. set_bridge_opts (&socket);
  393. i365_get_status (&socket, &val);
  394. if (val & SS_DETECT) {
  395. if (val & SS_3VCARD) {
  396. state.Vcc = state.Vpp = 33;
  397. puts (" 3.3V card found: ");
  398. } else if (!(val & SS_XVCARD)) {
  399. state.Vcc = state.Vpp = 50;
  400. puts (" 5.0V card found: ");
  401. } else {
  402. printf ("i82365: unsupported voltage key\n");
  403. state.Vcc = state.Vpp = 0;
  404. }
  405. } else {
  406. /* No card inserted */
  407. return 1;
  408. }
  409. state.flags = SS_IOCARD | SS_OUTPUT_ENA;
  410. state.csc_mask = 0;
  411. state.io_irq = 0;
  412. i365_set_socket (&socket, &state);
  413. for (i = 500; i; i--) {
  414. if ((i365_get (&socket, I365_STATUS) & I365_CS_READY))
  415. break;
  416. udelay (1000);
  417. }
  418. if (i == 0) {
  419. /* PC Card not ready for data transfer */
  420. return 1;
  421. }
  422. mem.map = 0;
  423. mem.flags = MAP_ATTRIB | MAP_ACTIVE;
  424. mem.speed = 300;
  425. mem.sys_start = CFG_PCMCIA_MEM_ADDR;
  426. mem.sys_stop = CFG_PCMCIA_MEM_ADDR + CFG_PCMCIA_MEM_SIZE - 1;
  427. mem.card_start = 0;
  428. i365_set_mem_map (&socket, &mem);
  429. io.map = 0;
  430. io.flags = MAP_AUTOSZ | MAP_ACTIVE;
  431. io.speed = 0;
  432. io.start = 0x0100;
  433. io.stop = 0x010F;
  434. i365_set_io_map (&socket, &io);
  435. #ifdef DEBUG
  436. i82365_dump_regions (socket.dev);
  437. #endif
  438. return 0;
  439. }
  440. void i82365_exit (void)
  441. {
  442. io.map = 0;
  443. io.flags = 0;
  444. io.speed = 0;
  445. io.start = 0;
  446. io.stop = 0x1;
  447. i365_set_io_map (&socket, &io);
  448. mem.map = 0;
  449. mem.flags = 0;
  450. mem.speed = 0;
  451. mem.sys_start = 0;
  452. mem.sys_stop = 0x1000;
  453. mem.card_start = 0;
  454. i365_set_mem_map (&socket, &mem);
  455. socket.state.sysctl &= 0xFFFF00FF;
  456. state.Vcc = state.Vpp = 0;
  457. i365_set_socket (&socket, &state);
  458. }
  459. /*======================================================================
  460. Debug stuff
  461. ======================================================================*/
  462. #ifdef DEBUG
  463. static void i82365_dump_regions (pci_dev_t dev)
  464. {
  465. u_int tmp[2];
  466. u_int *mem = (void *) sock.cb_phys;
  467. u_char *cis = (void *) CFG_PCMCIA_MEM_ADDR;
  468. u_char *ide = (void *) (CFG_ATA_BASE_ADDR + CFG_ATA_REG_OFFSET);
  469. pci_read_config_dword (dev, 0x00, tmp + 0);
  470. pci_read_config_dword (dev, 0x80, tmp + 1);
  471. printf ("PCI CONF: %08X ... %08X\n", tmp[0], tmp[1]);
  472. printf ("PCI MEM: ... %08X ... %08X\n", mem[0x8 / 4], mem[0x800 / 4]);
  473. printf ("CIS: ...%c%c%c%c%c%c%c%c...\n",
  474. cis[0x38], cis[0x3a], cis[0x3c], cis[0x3e],
  475. cis[0x40], cis[0x42], cis[0x44], cis[0x48]);
  476. printf ("CIS CONF: %02X %02X %02X ...\n",
  477. cis[0x200], cis[0x202], cis[0x204]);
  478. printf ("IDE: %02X %02X %02X %02X %02X %02X %02X %02X\n",
  479. ide[0], ide[1], ide[2], ide[3],
  480. ide[4], ide[5], ide[6], ide[7]);
  481. }
  482. #endif /* DEBUG */
  483. #endif /* CONFIG_I82365 */