p5020.c 2.6 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485
  1. /*
  2. * Copyright 2011 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License as
  6. * published by the Free Software Foundation; either version 2 of
  7. * the License, or (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  17. * MA 02111-1307 USA
  18. */
  19. #include <common.h>
  20. #include <phy.h>
  21. #include <fm_eth.h>
  22. #include <asm/io.h>
  23. #include <asm/immap_85xx.h>
  24. #include <asm/fsl_serdes.h>
  25. u32 port_to_devdisr[] = {
  26. [FM1_DTSEC1] = FSL_CORENET_DEVDISR2_DTSEC1_1,
  27. [FM1_DTSEC2] = FSL_CORENET_DEVDISR2_DTSEC1_2,
  28. [FM1_DTSEC3] = FSL_CORENET_DEVDISR2_DTSEC1_3,
  29. [FM1_DTSEC4] = FSL_CORENET_DEVDISR2_DTSEC1_4,
  30. [FM1_DTSEC5] = FSL_CORENET_DEVDISR2_DTSEC1_5,
  31. [FM1_10GEC1] = FSL_CORENET_DEVDISR2_10GEC1,
  32. };
  33. static int is_device_disabled(enum fm_port port)
  34. {
  35. ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  36. u32 devdisr2 = in_be32(&gur->devdisr2);
  37. return port_to_devdisr[port] & devdisr2;
  38. }
  39. phy_interface_t fman_port_enet_if(enum fm_port port)
  40. {
  41. ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  42. u32 rcwsr11 = in_be32(&gur->rcwsr[11]);
  43. if (is_device_disabled(port))
  44. return PHY_INTERFACE_MODE_NONE;
  45. if ((port == FM1_10GEC1) && (is_serdes_configured(XAUI_FM1)))
  46. return PHY_INTERFACE_MODE_XGMII;
  47. /* handle RGMII first */
  48. if ((port == FM1_DTSEC4) && ((rcwsr11 & FSL_CORENET_RCWSR11_EC1) ==
  49. FSL_CORENET_RCWSR11_EC1_FM1_DTSEC4_RGMII))
  50. return PHY_INTERFACE_MODE_RGMII;
  51. if ((port == FM1_DTSEC4) && ((rcwsr11 & FSL_CORENET_RCWSR11_EC1) ==
  52. FSL_CORENET_RCWSR11_EC1_FM1_DTSEC4_MII))
  53. return PHY_INTERFACE_MODE_MII;
  54. if ((port == FM1_DTSEC5) && ((rcwsr11 & FSL_CORENET_RCWSR11_EC2) ==
  55. FSL_CORENET_RCWSR11_EC2_FM1_DTSEC5_RGMII))
  56. return PHY_INTERFACE_MODE_RGMII;
  57. if ((port == FM1_DTSEC5) && ((rcwsr11 & FSL_CORENET_RCWSR11_EC2) ==
  58. FSL_CORENET_RCWSR11_EC2_FM1_DTSEC5_MII))
  59. return PHY_INTERFACE_MODE_MII;
  60. switch (port) {
  61. case FM1_DTSEC1:
  62. case FM1_DTSEC2:
  63. case FM1_DTSEC3:
  64. case FM1_DTSEC4:
  65. case FM1_DTSEC5:
  66. if (is_serdes_configured(SGMII_FM1_DTSEC1 + port - FM1_DTSEC1))
  67. return PHY_INTERFACE_MODE_SGMII;
  68. break;
  69. default:
  70. return PHY_INTERFACE_MODE_NONE;
  71. }
  72. return PHY_INTERFACE_MODE_NONE;
  73. }