mpc8536ds.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676
  1. /*
  2. * Copyright 2008 Freescale Semiconductor.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. #include <common.h>
  23. #include <command.h>
  24. #include <pci.h>
  25. #include <asm/processor.h>
  26. #include <asm/mmu.h>
  27. #include <asm/cache.h>
  28. #include <asm/immap_85xx.h>
  29. #include <asm/fsl_pci.h>
  30. #include <asm/fsl_ddr_sdram.h>
  31. #include <asm/io.h>
  32. #include <spd.h>
  33. #include <miiphy.h>
  34. #include <libfdt.h>
  35. #include <spd_sdram.h>
  36. #include <fdt_support.h>
  37. #include <tsec.h>
  38. #include <netdev.h>
  39. #include <sata.h>
  40. #include "../common/pixis.h"
  41. #include "../common/sgmii_riser.h"
  42. phys_size_t fixed_sdram(void);
  43. int board_early_init_f (void)
  44. {
  45. #ifdef CONFIG_MMC
  46. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  47. setbits_be32(&gur->pmuxcr,
  48. (MPC85xx_PMUXCR_SD_DATA |
  49. MPC85xx_PMUXCR_SDHC_CD |
  50. MPC85xx_PMUXCR_SDHC_WP));
  51. #endif
  52. return 0;
  53. }
  54. int checkboard (void)
  55. {
  56. printf ("Board: MPC8536DS, System ID: 0x%02x, "
  57. "System Version: 0x%02x, FPGA Version: 0x%02x\n",
  58. in8(PIXIS_BASE + PIXIS_ID), in8(PIXIS_BASE + PIXIS_VER),
  59. in8(PIXIS_BASE + PIXIS_PVER));
  60. return 0;
  61. }
  62. phys_size_t
  63. initdram(int board_type)
  64. {
  65. phys_size_t dram_size = 0;
  66. puts("Initializing....");
  67. #ifdef CONFIG_SPD_EEPROM
  68. dram_size = fsl_ddr_sdram();
  69. #else
  70. dram_size = fixed_sdram();
  71. #endif
  72. dram_size = setup_ddr_tlbs(dram_size / 0x100000);
  73. dram_size *= 0x100000;
  74. puts(" DDR: ");
  75. return dram_size;
  76. }
  77. #if !defined(CONFIG_SPD_EEPROM)
  78. /*
  79. * Fixed sdram init -- doesn't use serial presence detect.
  80. */
  81. phys_size_t fixed_sdram (void)
  82. {
  83. volatile immap_t *immap = (immap_t *)CONFIG_SYS_IMMR;
  84. volatile ccsr_ddr_t *ddr= &immap->im_ddr;
  85. uint d_init;
  86. ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS;
  87. ddr->cs0_config = CONFIG_SYS_DDR_CS0_CONFIG;
  88. ddr->timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
  89. ddr->timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
  90. ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
  91. ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
  92. ddr->sdram_mode = CONFIG_SYS_DDR_MODE_1;
  93. ddr->sdram_mode_2 = CONFIG_SYS_DDR_MODE_2;
  94. ddr->sdram_interval = CONFIG_SYS_DDR_INTERVAL;
  95. ddr->sdram_data_init = CONFIG_SYS_DDR_DATA_INIT;
  96. ddr->sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL;
  97. ddr->sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL2;
  98. #if defined (CONFIG_DDR_ECC)
  99. ddr->err_int_en = CONFIG_SYS_DDR_ERR_INT_EN;
  100. ddr->err_disable = CONFIG_SYS_DDR_ERR_DIS;
  101. ddr->err_sbe = CONFIG_SYS_DDR_SBE;
  102. #endif
  103. asm("sync;isync");
  104. udelay(500);
  105. ddr->sdram_cfg = CONFIG_SYS_DDR_CONTROL;
  106. #if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
  107. d_init = 1;
  108. debug("DDR - 1st controller: memory initializing\n");
  109. /*
  110. * Poll until memory is initialized.
  111. * 512 Meg at 400 might hit this 200 times or so.
  112. */
  113. while ((ddr->sdram_cfg_2 & (d_init << 4)) != 0) {
  114. udelay(1000);
  115. }
  116. debug("DDR: memory initialized\n\n");
  117. asm("sync; isync");
  118. udelay(500);
  119. #endif
  120. return 512 * 1024 * 1024;
  121. }
  122. #endif
  123. #ifdef CONFIG_PCI1
  124. static struct pci_controller pci1_hose;
  125. #endif
  126. #ifdef CONFIG_PCIE1
  127. static struct pci_controller pcie1_hose;
  128. #endif
  129. #ifdef CONFIG_PCIE2
  130. static struct pci_controller pcie2_hose;
  131. #endif
  132. #ifdef CONFIG_PCIE3
  133. static struct pci_controller pcie3_hose;
  134. #endif
  135. extern int fsl_pci_setup_inbound_windows(struct pci_region *r);
  136. extern void fsl_pci_init(struct pci_controller *hose);
  137. int first_free_busno=0;
  138. void
  139. pci_init_board(void)
  140. {
  141. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  142. uint devdisr = gur->devdisr;
  143. uint sdrs2_io_sel =
  144. (gur->pordevsr & MPC85xx_PORDEVSR_SRDS2_IO_SEL) >> 27;
  145. uint io_sel = (gur->pordevsr & MPC85xx_PORDEVSR_IO_SEL) >> 19;
  146. uint host_agent = (gur->porbmsr & MPC85xx_PORBMSR_HA) >> 16;
  147. debug(" pci_init_board: devdisr=%x, sdrs2_io_sel=%x, io_sel=%x,\
  148. host_agent=%x\n", devdisr, sdrs2_io_sel, io_sel, host_agent);
  149. if (sdrs2_io_sel == 7)
  150. printf(" Serdes2 disalbed\n");
  151. else if (sdrs2_io_sel == 4) {
  152. printf(" eTSEC1 is in sgmii mode.\n");
  153. printf(" eTSEC3 is in sgmii mode.\n");
  154. } else if (sdrs2_io_sel == 6)
  155. printf(" eTSEC1 is in sgmii mode.\n");
  156. #ifdef CONFIG_PCIE3
  157. {
  158. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE3_ADDR;
  159. struct pci_controller *hose = &pcie3_hose;
  160. int pcie_ep = (host_agent == 1);
  161. int pcie_configured = (io_sel == 7);
  162. struct pci_region *r = hose->regions;
  163. if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE)){
  164. printf ("\n PCIE3 connected to Slot3 as %s (base address %x)",
  165. pcie_ep ? "End Point" : "Root Complex",
  166. (uint)pci);
  167. if (pci->pme_msg_det) {
  168. pci->pme_msg_det = 0xffffffff;
  169. debug (" with errors. Clearing. Now 0x%08x",pci->pme_msg_det);
  170. }
  171. printf ("\n");
  172. /* inbound */
  173. r += fsl_pci_setup_inbound_windows(r);
  174. /* outbound memory */
  175. pci_set_region(r++,
  176. CONFIG_SYS_PCIE3_MEM_BUS,
  177. CONFIG_SYS_PCIE3_MEM_PHYS,
  178. CONFIG_SYS_PCIE3_MEM_SIZE,
  179. PCI_REGION_MEM);
  180. /* outbound io */
  181. pci_set_region(r++,
  182. CONFIG_SYS_PCIE3_IO_BUS,
  183. CONFIG_SYS_PCIE3_IO_PHYS,
  184. CONFIG_SYS_PCIE3_IO_SIZE,
  185. PCI_REGION_IO);
  186. hose->region_count = r - hose->regions;
  187. hose->first_busno=first_free_busno;
  188. pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);
  189. fsl_pci_init(hose);
  190. first_free_busno=hose->last_busno+1;
  191. printf (" PCIE3 on bus %02x - %02x\n",
  192. hose->first_busno,hose->last_busno);
  193. } else {
  194. printf (" PCIE3: disabled\n");
  195. }
  196. }
  197. #else
  198. gur->devdisr |= MPC85xx_DEVDISR_PCIE3; /* disable */
  199. #endif
  200. #ifdef CONFIG_PCIE1
  201. {
  202. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE1_ADDR;
  203. struct pci_controller *hose = &pcie1_hose;
  204. int pcie_ep = (host_agent == 5);
  205. int pcie_configured = (io_sel == 2 || io_sel == 3
  206. || io_sel == 5 || io_sel == 7);
  207. struct pci_region *r = hose->regions;
  208. if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE)){
  209. printf ("\n PCIE1 connected to Slot1 as %s (base address %x)",
  210. pcie_ep ? "End Point" : "Root Complex",
  211. (uint)pci);
  212. if (pci->pme_msg_det) {
  213. pci->pme_msg_det = 0xffffffff;
  214. debug (" with errors. Clearing. Now 0x%08x",pci->pme_msg_det);
  215. }
  216. printf ("\n");
  217. /* inbound */
  218. r += fsl_pci_setup_inbound_windows(r);
  219. /* outbound memory */
  220. pci_set_region(r++,
  221. CONFIG_SYS_PCIE1_MEM_BUS,
  222. CONFIG_SYS_PCIE1_MEM_PHYS,
  223. CONFIG_SYS_PCIE1_MEM_SIZE,
  224. PCI_REGION_MEM);
  225. /* outbound io */
  226. pci_set_region(r++,
  227. CONFIG_SYS_PCIE1_IO_BUS,
  228. CONFIG_SYS_PCIE1_IO_PHYS,
  229. CONFIG_SYS_PCIE1_IO_SIZE,
  230. PCI_REGION_IO);
  231. #ifdef CONFIG_SYS_PCIE1_MEM_BUS2
  232. /* outbound memory */
  233. pci_set_region(r++,
  234. CONFIG_SYS_PCIE1_MEM_BUS2,
  235. CONFIG_SYS_PCIE1_MEM_PHYS2,
  236. CONFIG_SYS_PCIE1_MEM_SIZE2,
  237. PCI_REGION_MEM);
  238. #endif
  239. hose->region_count = r - hose->regions;
  240. hose->first_busno=first_free_busno;
  241. pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);
  242. fsl_pci_init(hose);
  243. first_free_busno=hose->last_busno+1;
  244. printf(" PCIE1 on bus %02x - %02x\n",
  245. hose->first_busno,hose->last_busno);
  246. } else {
  247. printf (" PCIE1: disabled\n");
  248. }
  249. }
  250. #else
  251. gur->devdisr |= MPC85xx_DEVDISR_PCIE; /* disable */
  252. #endif
  253. #ifdef CONFIG_PCIE2
  254. {
  255. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE2_ADDR;
  256. struct pci_controller *hose = &pcie2_hose;
  257. int pcie_ep = (host_agent == 3);
  258. int pcie_configured = (io_sel == 5 || io_sel == 7);
  259. struct pci_region *r = hose->regions;
  260. if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE)){
  261. printf ("\n PCIE2 connected to Slot 2 as %s (base address %x)",
  262. pcie_ep ? "End Point" : "Root Complex",
  263. (uint)pci);
  264. if (pci->pme_msg_det) {
  265. pci->pme_msg_det = 0xffffffff;
  266. debug (" with errors. Clearing. Now 0x%08x",pci->pme_msg_det);
  267. }
  268. printf ("\n");
  269. /* inbound */
  270. r += fsl_pci_setup_inbound_windows(r);
  271. /* outbound memory */
  272. pci_set_region(r++,
  273. CONFIG_SYS_PCIE2_MEM_BUS,
  274. CONFIG_SYS_PCIE2_MEM_PHYS,
  275. CONFIG_SYS_PCIE2_MEM_SIZE,
  276. PCI_REGION_MEM);
  277. /* outbound io */
  278. pci_set_region(r++,
  279. CONFIG_SYS_PCIE2_IO_BUS,
  280. CONFIG_SYS_PCIE2_IO_PHYS,
  281. CONFIG_SYS_PCIE2_IO_SIZE,
  282. PCI_REGION_IO);
  283. #ifdef CONFIG_SYS_PCIE2_MEM_BUS2
  284. /* outbound memory */
  285. pci_set_region(r++,
  286. CONFIG_SYS_PCIE2_MEM_BUS2,
  287. CONFIG_SYS_PCIE2_MEM_PHYS2,
  288. CONFIG_SYS_PCIE2_MEM_SIZE2,
  289. PCI_REGION_MEM);
  290. #endif
  291. hose->region_count = r - hose->regions;
  292. hose->first_busno=first_free_busno;
  293. pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);
  294. fsl_pci_init(hose);
  295. first_free_busno=hose->last_busno+1;
  296. printf (" PCIE2 on bus %02x - %02x\n",
  297. hose->first_busno,hose->last_busno);
  298. } else {
  299. printf (" PCIE2: disabled\n");
  300. }
  301. }
  302. #else
  303. gur->devdisr |= MPC85xx_DEVDISR_PCIE2; /* disable */
  304. #endif
  305. #ifdef CONFIG_PCI1
  306. {
  307. volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCI1_ADDR;
  308. struct pci_controller *hose = &pci1_hose;
  309. struct pci_region *r = hose->regions;
  310. uint pci_agent = (host_agent == 6);
  311. uint pci_speed = 66666000; /*get_clock_freq (); PCI PSPEED in [4:5] */
  312. uint pci_32 = 1;
  313. uint pci_arb = gur->pordevsr & MPC85xx_PORDEVSR_PCI1_ARB; /* PORDEVSR[14] */
  314. uint pci_clk_sel = gur->porpllsr & MPC85xx_PORDEVSR_PCI1_SPD; /* PORPLLSR[16] */
  315. if (!(devdisr & MPC85xx_DEVDISR_PCI1)) {
  316. printf ("\n PCI: %d bit, %s MHz, %s, %s, %s (base address %x)\n",
  317. (pci_32) ? 32 : 64,
  318. (pci_speed == 33333000) ? "33" :
  319. (pci_speed == 66666000) ? "66" : "unknown",
  320. pci_clk_sel ? "sync" : "async",
  321. pci_agent ? "agent" : "host",
  322. pci_arb ? "arbiter" : "external-arbiter",
  323. (uint)pci
  324. );
  325. /* inbound */
  326. r += fsl_pci_setup_inbound_windows(r);
  327. /* outbound memory */
  328. pci_set_region(r++,
  329. CONFIG_SYS_PCI1_MEM_BUS,
  330. CONFIG_SYS_PCI1_MEM_PHYS,
  331. CONFIG_SYS_PCI1_MEM_SIZE,
  332. PCI_REGION_MEM);
  333. /* outbound io */
  334. pci_set_region(r++,
  335. CONFIG_SYS_PCI1_IO_BUS,
  336. CONFIG_SYS_PCI1_IO_PHYS,
  337. CONFIG_SYS_PCI1_IO_SIZE,
  338. PCI_REGION_IO);
  339. #ifdef CONFIG_SYS_PCI1_MEM_BUS2
  340. /* outbound memory */
  341. pci_set_region(r++,
  342. CONFIG_SYS_PCI1_MEM_BUS2,
  343. CONFIG_SYS_PCI1_MEM_PHYS2,
  344. CONFIG_SYS_PCI1_MEM_SIZE2,
  345. PCI_REGION_MEM);
  346. #endif
  347. hose->region_count = r - hose->regions;
  348. hose->first_busno=first_free_busno;
  349. pci_setup_indirect(hose, (int) &pci->cfg_addr, (int) &pci->cfg_data);
  350. fsl_pci_init(hose);
  351. first_free_busno=hose->last_busno+1;
  352. printf ("PCI on bus %02x - %02x\n",
  353. hose->first_busno,hose->last_busno);
  354. } else {
  355. printf (" PCI: disabled\n");
  356. }
  357. }
  358. #else
  359. gur->devdisr |= MPC85xx_DEVDISR_PCI1; /* disable */
  360. #endif
  361. }
  362. int board_early_init_r(void)
  363. {
  364. const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;
  365. const u8 flash_esel = 1;
  366. /*
  367. * Remap Boot flash + PROMJET region to caching-inhibited
  368. * so that flash can be erased properly.
  369. */
  370. /* Flush d-cache and invalidate i-cache of any FLASH data */
  371. flush_dcache();
  372. invalidate_icache();
  373. /* invalidate existing TLB entry for flash + promjet */
  374. disable_tlb(flash_esel);
  375. set_tlb(1, flashbase, CONFIG_SYS_FLASH_BASE_PHYS, /* tlb, epn, rpn */
  376. MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, /* perms, wimge */
  377. 0, flash_esel, BOOKE_PAGESZ_256M, 1); /* ts, esel, tsize, iprot */
  378. return 0;
  379. }
  380. #ifdef CONFIG_GET_CLK_FROM_ICS307
  381. /* decode S[0-2] to Output Divider (OD) */
  382. static unsigned char
  383. ics307_S_to_OD[] = {
  384. 10, 2, 8, 4, 5, 7, 3, 6
  385. };
  386. /* Calculate frequency being generated by ICS307-02 clock chip based upon
  387. * the control bytes being programmed into it. */
  388. /* XXX: This function should probably go into a common library */
  389. static unsigned long
  390. ics307_clk_freq (unsigned char cw0, unsigned char cw1, unsigned char cw2)
  391. {
  392. const unsigned long long InputFrequency = CONFIG_ICS307_REFCLK_HZ;
  393. unsigned long VDW = ((cw1 << 1) & 0x1FE) + ((cw2 >> 7) & 1);
  394. unsigned long RDW = cw2 & 0x7F;
  395. unsigned long OD = ics307_S_to_OD[cw0 & 0x7];
  396. unsigned long freq;
  397. /* CLK1Frequency = InputFrequency * 2 * (VDW + 8) / ((RDW + 2) * OD) */
  398. /* cw0: C1 C0 TTL F1 F0 S2 S1 S0
  399. * cw1: V8 V7 V6 V5 V4 V3 V2 V1
  400. * cw2: V0 R6 R5 R4 R3 R2 R1 R0
  401. *
  402. * R6:R0 = Reference Divider Word (RDW)
  403. * V8:V0 = VCO Divider Word (VDW)
  404. * S2:S0 = Output Divider Select (OD)
  405. * F1:F0 = Function of CLK2 Output
  406. * TTL = duty cycle
  407. * C1:C0 = internal load capacitance for cyrstal
  408. */
  409. /* Adding 1 to get a "nicely" rounded number, but this needs
  410. * more tweaking to get a "properly" rounded number. */
  411. freq = 1 + (InputFrequency * 2 * (VDW + 8) / ((RDW + 2) * OD));
  412. debug("ICS307: CW[0-2]: %02X %02X %02X => %u Hz\n", cw0, cw1, cw2,
  413. freq);
  414. return freq;
  415. }
  416. unsigned long
  417. get_board_sys_clk(ulong dummy)
  418. {
  419. return ics307_clk_freq (
  420. in8(PIXIS_BASE + PIXIS_VSYSCLK0),
  421. in8(PIXIS_BASE + PIXIS_VSYSCLK1),
  422. in8(PIXIS_BASE + PIXIS_VSYSCLK2)
  423. );
  424. }
  425. unsigned long
  426. get_board_ddr_clk(ulong dummy)
  427. {
  428. return ics307_clk_freq (
  429. in8(PIXIS_BASE + PIXIS_VDDRCLK0),
  430. in8(PIXIS_BASE + PIXIS_VDDRCLK1),
  431. in8(PIXIS_BASE + PIXIS_VDDRCLK2)
  432. );
  433. }
  434. #else
  435. unsigned long
  436. get_board_sys_clk(ulong dummy)
  437. {
  438. u8 i;
  439. ulong val = 0;
  440. i = in8(PIXIS_BASE + PIXIS_SPD);
  441. i &= 0x07;
  442. switch (i) {
  443. case 0:
  444. val = 33333333;
  445. break;
  446. case 1:
  447. val = 40000000;
  448. break;
  449. case 2:
  450. val = 50000000;
  451. break;
  452. case 3:
  453. val = 66666666;
  454. break;
  455. case 4:
  456. val = 83333333;
  457. break;
  458. case 5:
  459. val = 100000000;
  460. break;
  461. case 6:
  462. val = 133333333;
  463. break;
  464. case 7:
  465. val = 166666666;
  466. break;
  467. }
  468. return val;
  469. }
  470. unsigned long
  471. get_board_ddr_clk(ulong dummy)
  472. {
  473. u8 i;
  474. ulong val = 0;
  475. i = in8(PIXIS_BASE + PIXIS_SPD);
  476. i &= 0x38;
  477. i >>= 3;
  478. switch (i) {
  479. case 0:
  480. val = 33333333;
  481. break;
  482. case 1:
  483. val = 40000000;
  484. break;
  485. case 2:
  486. val = 50000000;
  487. break;
  488. case 3:
  489. val = 66666666;
  490. break;
  491. case 4:
  492. val = 83333333;
  493. break;
  494. case 5:
  495. val = 100000000;
  496. break;
  497. case 6:
  498. val = 133333333;
  499. break;
  500. case 7:
  501. val = 166666666;
  502. break;
  503. }
  504. return val;
  505. }
  506. #endif
  507. int sata_initialize(void)
  508. {
  509. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  510. uint sdrs2_io_sel =
  511. (gur->pordevsr & MPC85xx_PORDEVSR_SRDS2_IO_SEL) >> 27;
  512. if (sdrs2_io_sel & 0x04)
  513. return 1;
  514. return __sata_initialize();
  515. }
  516. int board_eth_init(bd_t *bis)
  517. {
  518. #ifdef CONFIG_TSEC_ENET
  519. struct tsec_info_struct tsec_info[2];
  520. volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
  521. int num = 0;
  522. uint sdrs2_io_sel =
  523. (gur->pordevsr & MPC85xx_PORDEVSR_SRDS2_IO_SEL) >> 27;
  524. #ifdef CONFIG_TSEC1
  525. SET_STD_TSEC_INFO(tsec_info[num], 1);
  526. if ((sdrs2_io_sel == 4) || (sdrs2_io_sel == 6)) {
  527. tsec_info[num].phyaddr = 0;
  528. tsec_info[num].flags |= TSEC_SGMII;
  529. }
  530. num++;
  531. #endif
  532. #ifdef CONFIG_TSEC3
  533. SET_STD_TSEC_INFO(tsec_info[num], 3);
  534. if (sdrs2_io_sel == 4) {
  535. tsec_info[num].phyaddr = 1;
  536. tsec_info[num].flags |= TSEC_SGMII;
  537. }
  538. num++;
  539. #endif
  540. if (!num) {
  541. printf("No TSECs initialized\n");
  542. return 0;
  543. }
  544. #ifdef CONFIG_FSL_SGMII_RISER
  545. if ((sdrs2_io_sel == 4) || (sdrs2_io_sel == 6))
  546. fsl_sgmii_riser_init(tsec_info, num);
  547. #endif
  548. tsec_eth_init(bis, tsec_info, num);
  549. #endif
  550. return pci_eth_init(bis);
  551. }
  552. #if defined(CONFIG_OF_BOARD_SETUP)
  553. extern void ft_fsl_pci_setup(void *blob, const char *pci_alias,
  554. struct pci_controller *hose);
  555. void ft_board_setup(void *blob, bd_t *bd)
  556. {
  557. ft_cpu_setup(blob, bd);
  558. #ifdef CONFIG_PCI1
  559. ft_fsl_pci_setup(blob, "pci0", &pci1_hose);
  560. #endif
  561. #ifdef CONFIG_PCIE2
  562. ft_fsl_pci_setup(blob, "pci1", &pcie2_hose);
  563. #endif
  564. #ifdef CONFIG_PCIE2
  565. ft_fsl_pci_setup(blob, "pci2", &pcie1_hose);
  566. #endif
  567. #ifdef CONFIG_PCIE1
  568. ft_fsl_pci_setup(blob, "pci3", &pcie3_hose);
  569. #endif
  570. #ifdef CONFIG_FSL_SGMII_RISER
  571. fsl_sgmii_riser_fdt_fixup(blob);
  572. #endif
  573. }
  574. #endif