tqm8xx.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407
  1. /*
  2. * (C) Copyright 2000-2004
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #if 0
  24. #define DEBUG
  25. #endif
  26. #include <common.h>
  27. #include <mpc8xx.h>
  28. /* ------------------------------------------------------------------------- */
  29. static long int dram_size (long int, long int *, long int);
  30. /* ------------------------------------------------------------------------- */
  31. #define _NOT_USED_ 0xFFFFFFFF
  32. const uint sdram_table[] =
  33. {
  34. /*
  35. * Single Read. (Offset 0 in UPMA RAM)
  36. */
  37. 0x1F0DFC04, 0xEEAFBC04, 0x11AF7C04, 0xEFBAFC00,
  38. 0x1FF5FC47, /* last */
  39. /*
  40. * SDRAM Initialization (offset 5 in UPMA RAM)
  41. *
  42. * This is no UPM entry point. The following definition uses
  43. * the remaining space to establish an initialization
  44. * sequence, which is executed by a RUN command.
  45. *
  46. */
  47. 0x1FF5FC34, 0xEFEABC34, 0x1FB57C35, /* last */
  48. /*
  49. * Burst Read. (Offset 8 in UPMA RAM)
  50. */
  51. 0x1F0DFC04, 0xEEAFBC04, 0x10AF7C04, 0xF0AFFC00,
  52. 0xF0AFFC00, 0xF1AFFC00, 0xEFBAFC00, 0x1FF5FC47, /* last */
  53. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  54. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  55. /*
  56. * Single Write. (Offset 18 in UPMA RAM)
  57. */
  58. 0x1F0DFC04, 0xEEABBC00, 0x01B27C04, 0x1FF5FC47, /* last */
  59. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  60. /*
  61. * Burst Write. (Offset 20 in UPMA RAM)
  62. */
  63. 0x1F0DFC04, 0xEEABBC00, 0x10A77C00, 0xF0AFFC00,
  64. 0xF0AFFC00, 0xE1BAFC04, 0x1FF5FC47, /* last */
  65. _NOT_USED_,
  66. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  67. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  68. /*
  69. * Refresh (Offset 30 in UPMA RAM)
  70. */
  71. 0x1FFD7C84, 0xFFFFFC04, 0xFFFFFC04, 0xFFFFFC04,
  72. 0xFFFFFC84, 0xFFFFFC07, /* last */
  73. _NOT_USED_, _NOT_USED_,
  74. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  75. /*
  76. * Exception. (Offset 3c in UPMA RAM)
  77. */
  78. 0x7FFFFC07, /* last */
  79. _NOT_USED_, _NOT_USED_, _NOT_USED_,
  80. };
  81. /* ------------------------------------------------------------------------- */
  82. /*
  83. * Check Board Identity:
  84. *
  85. * Test TQ ID string (TQM8xx...)
  86. * If present, check for "L" type (no second DRAM bank),
  87. * otherwise "L" type is assumed as default.
  88. *
  89. * Set board_type to 'L' for "L" type, 'M' for "M" type, 0 else.
  90. */
  91. int checkboard (void)
  92. {
  93. DECLARE_GLOBAL_DATA_PTR;
  94. unsigned char *s = getenv ("serial#");
  95. puts ("Board: ");
  96. if (!s || strncmp (s, "TQM8", 4)) {
  97. puts ("### No HW ID - assuming TQM8xxL\n");
  98. return (0);
  99. }
  100. if ((*(s + 6) == 'L')) { /* a TQM8xxL type */
  101. gd->board_type = 'L';
  102. }
  103. if ((*(s + 6) == 'M')) { /* a TQM8xxM type */
  104. gd->board_type = 'M';
  105. }
  106. for (; *s; ++s) {
  107. if (*s == ' ')
  108. break;
  109. putc (*s);
  110. }
  111. putc ('\n');
  112. return (0);
  113. }
  114. /* ------------------------------------------------------------------------- */
  115. long int initdram (int board_type)
  116. {
  117. volatile immap_t *immap = (immap_t *) CFG_IMMR;
  118. volatile memctl8xx_t *memctl = &immap->im_memctl;
  119. long int size8, size9;
  120. long int size_b0 = 0;
  121. long int size_b1 = 0;
  122. upmconfig (UPMA, (uint *) sdram_table,
  123. sizeof (sdram_table) / sizeof (uint));
  124. /*
  125. * Preliminary prescaler for refresh (depends on number of
  126. * banks): This value is selected for four cycles every 62.4 us
  127. * with two SDRAM banks or four cycles every 31.2 us with one
  128. * bank. It will be adjusted after memory sizing.
  129. */
  130. memctl->memc_mptpr = CFG_MPTPR_2BK_8K;
  131. /*
  132. * The following value is used as an address (i.e. opcode) for
  133. * the LOAD MODE REGISTER COMMAND during SDRAM initialisation. If
  134. * the port size is 32bit the SDRAM does NOT "see" the lower two
  135. * address lines, i.e. mar=0x00000088 -> opcode=0x00000022 for
  136. * MICRON SDRAMs:
  137. * -> 0 00 010 0 010
  138. * | | | | +- Burst Length = 4
  139. * | | | +----- Burst Type = Sequential
  140. * | | +------- CAS Latency = 2
  141. * | +----------- Operating Mode = Standard
  142. * +-------------- Write Burst Mode = Programmed Burst Length
  143. */
  144. memctl->memc_mar = 0x00000088;
  145. /*
  146. * Map controller banks 2 and 3 to the SDRAM banks 2 and 3 at
  147. * preliminary addresses - these have to be modified after the
  148. * SDRAM size has been determined.
  149. */
  150. memctl->memc_or2 = CFG_OR2_PRELIM;
  151. memctl->memc_br2 = CFG_BR2_PRELIM;
  152. #ifndef CONFIG_CAN_DRIVER
  153. if ((board_type != 'L') &&
  154. (board_type != 'M') ) { /* "L" and "M" type boards have only one bank SDRAM */
  155. memctl->memc_or3 = CFG_OR3_PRELIM;
  156. memctl->memc_br3 = CFG_BR3_PRELIM;
  157. }
  158. #endif /* CONFIG_CAN_DRIVER */
  159. memctl->memc_mamr = CFG_MAMR_8COL & (~(MAMR_PTAE)); /* no refresh yet */
  160. udelay (200);
  161. /* perform SDRAM initializsation sequence */
  162. memctl->memc_mcr = 0x80004105; /* SDRAM bank 0 */
  163. udelay (1);
  164. memctl->memc_mcr = 0x80004230; /* SDRAM bank 0 - execute twice */
  165. udelay (1);
  166. #ifndef CONFIG_CAN_DRIVER
  167. if ((board_type != 'L') &&
  168. (board_type != 'M') ) { /* "L" and "M" type boards have only one bank SDRAM */
  169. memctl->memc_mcr = 0x80006105; /* SDRAM bank 1 */
  170. udelay (1);
  171. memctl->memc_mcr = 0x80006230; /* SDRAM bank 1 - execute twice */
  172. udelay (1);
  173. }
  174. #endif /* CONFIG_CAN_DRIVER */
  175. memctl->memc_mamr |= MAMR_PTAE; /* enable refresh */
  176. udelay (1000);
  177. /*
  178. * Check Bank 0 Memory Size for re-configuration
  179. *
  180. * try 8 column mode
  181. */
  182. size8 = dram_size (CFG_MAMR_8COL, (ulong *) SDRAM_BASE2_PRELIM,
  183. SDRAM_MAX_SIZE);
  184. debug ("SDRAM Bank 0 in 8 column mode: %ld MB\n", size8 >> 20);
  185. udelay (1000);
  186. /*
  187. * try 9 column mode
  188. */
  189. size9 = dram_size (CFG_MAMR_9COL, (ulong *) SDRAM_BASE2_PRELIM,
  190. SDRAM_MAX_SIZE);
  191. debug ("SDRAM Bank 0 in 9 column mode: %ld MB\n", size9 >> 20);
  192. if (size8 < size9) { /* leave configuration at 9 columns */
  193. size_b0 = size9;
  194. } else { /* back to 8 columns */
  195. size_b0 = size8;
  196. memctl->memc_mamr = CFG_MAMR_8COL;
  197. udelay (500);
  198. }
  199. debug ("SDRAM Bank 0: %ld MB\n", size_b0 >> 20);
  200. #ifndef CONFIG_CAN_DRIVER
  201. if ((board_type != 'L') &&
  202. (board_type != 'M') ) { /* "L" and "M" type boards have only one bank SDRAM */
  203. /*
  204. * Check Bank 1 Memory Size
  205. * use current column settings
  206. * [9 column SDRAM may also be used in 8 column mode,
  207. * but then only half the real size will be used.]
  208. */
  209. size_b1 = dram_size (memctl->memc_mamr, (ulong *) SDRAM_BASE3_PRELIM,
  210. SDRAM_MAX_SIZE);
  211. debug ("SDRAM Bank 1: %ld MB\n", size_b1 >> 20);
  212. } else {
  213. size_b1 = 0;
  214. }
  215. #endif /* CONFIG_CAN_DRIVER */
  216. udelay (1000);
  217. /*
  218. * Adjust refresh rate depending on SDRAM type, both banks
  219. * For types > 128 MBit leave it at the current (fast) rate
  220. */
  221. if ((size_b0 < 0x02000000) && (size_b1 < 0x02000000)) {
  222. /* reduce to 15.6 us (62.4 us / quad) */
  223. memctl->memc_mptpr = CFG_MPTPR_2BK_4K;
  224. udelay (1000);
  225. }
  226. /*
  227. * Final mapping: map bigger bank first
  228. */
  229. if (size_b1 > size_b0) { /* SDRAM Bank 1 is bigger - map first */
  230. memctl->memc_or3 = ((-size_b1) & 0xFFFF0000) | CFG_OR_TIMING_SDRAM;
  231. memctl->memc_br3 =
  232. (CFG_SDRAM_BASE & BR_BA_MSK) | BR_MS_UPMA | BR_V;
  233. if (size_b0 > 0) {
  234. /*
  235. * Position Bank 0 immediately above Bank 1
  236. */
  237. memctl->memc_or2 =
  238. ((-size_b0) & 0xFFFF0000) | CFG_OR_TIMING_SDRAM;
  239. memctl->memc_br2 =
  240. ((CFG_SDRAM_BASE & BR_BA_MSK) | BR_MS_UPMA | BR_V)
  241. + size_b1;
  242. } else {
  243. unsigned long reg;
  244. /*
  245. * No bank 0
  246. *
  247. * invalidate bank
  248. */
  249. memctl->memc_br2 = 0;
  250. /* adjust refresh rate depending on SDRAM type, one bank */
  251. reg = memctl->memc_mptpr;
  252. reg >>= 1; /* reduce to CFG_MPTPR_1BK_8K / _4K */
  253. memctl->memc_mptpr = reg;
  254. }
  255. } else { /* SDRAM Bank 0 is bigger - map first */
  256. memctl->memc_or2 = ((-size_b0) & 0xFFFF0000) | CFG_OR_TIMING_SDRAM;
  257. memctl->memc_br2 =
  258. (CFG_SDRAM_BASE & BR_BA_MSK) | BR_MS_UPMA | BR_V;
  259. if (size_b1 > 0) {
  260. /*
  261. * Position Bank 1 immediately above Bank 0
  262. */
  263. memctl->memc_or3 =
  264. ((-size_b1) & 0xFFFF0000) | CFG_OR_TIMING_SDRAM;
  265. memctl->memc_br3 =
  266. ((CFG_SDRAM_BASE & BR_BA_MSK) | BR_MS_UPMA | BR_V)
  267. + size_b0;
  268. } else {
  269. unsigned long reg;
  270. #ifndef CONFIG_CAN_DRIVER
  271. /*
  272. * No bank 1
  273. *
  274. * invalidate bank
  275. */
  276. memctl->memc_br3 = 0;
  277. #endif /* CONFIG_CAN_DRIVER */
  278. /* adjust refresh rate depending on SDRAM type, one bank */
  279. reg = memctl->memc_mptpr;
  280. reg >>= 1; /* reduce to CFG_MPTPR_1BK_8K / _4K */
  281. memctl->memc_mptpr = reg;
  282. }
  283. }
  284. udelay (10000);
  285. #ifdef CONFIG_CAN_DRIVER
  286. /* Initialize OR3 / BR3 */
  287. memctl->memc_or3 = CFG_OR3_CAN;
  288. memctl->memc_br3 = CFG_BR3_CAN;
  289. /* Initialize MBMR */
  290. memctl->memc_mbmr = MBMR_GPL_B4DIS; /* GPL_B4 ouput line Disable */
  291. /* Initialize UPMB for CAN: single read */
  292. memctl->memc_mdr = 0xFFFFC004;
  293. memctl->memc_mcr = 0x0100 | UPMB;
  294. memctl->memc_mdr = 0x0FFFD004;
  295. memctl->memc_mcr = 0x0101 | UPMB;
  296. memctl->memc_mdr = 0x0FFFC000;
  297. memctl->memc_mcr = 0x0102 | UPMB;
  298. memctl->memc_mdr = 0x3FFFC004;
  299. memctl->memc_mcr = 0x0103 | UPMB;
  300. memctl->memc_mdr = 0xFFFFDC05;
  301. memctl->memc_mcr = 0x0104 | UPMB;
  302. /* Initialize UPMB for CAN: single write */
  303. memctl->memc_mdr = 0xFFFCC004;
  304. memctl->memc_mcr = 0x0118 | UPMB;
  305. memctl->memc_mdr = 0xCFFCD004;
  306. memctl->memc_mcr = 0x0119 | UPMB;
  307. memctl->memc_mdr = 0x0FFCC000;
  308. memctl->memc_mcr = 0x011A | UPMB;
  309. memctl->memc_mdr = 0x7FFCC004;
  310. memctl->memc_mcr = 0x011B | UPMB;
  311. memctl->memc_mdr = 0xFFFDCC05;
  312. memctl->memc_mcr = 0x011C | UPMB;
  313. #endif /* CONFIG_CAN_DRIVER */
  314. #ifdef CONFIG_ISP1362_USB
  315. /* Initialize OR5 / BR5 */
  316. memctl->memc_or5 = CFG_OR5_ISP1362;
  317. memctl->memc_br5 = CFG_BR5_ISP1362;
  318. #endif /* CONFIG_ISP1362_USB */
  319. return (size_b0 + size_b1);
  320. }
  321. /* ------------------------------------------------------------------------- */
  322. /*
  323. * Check memory range for valid RAM. A simple memory test determines
  324. * the actually available RAM size between addresses `base' and
  325. * `base + maxsize'. Some (not all) hardware errors are detected:
  326. * - short between address lines
  327. * - short between data lines
  328. */
  329. static long int dram_size (long int mamr_value, long int *base, long int maxsize)
  330. {
  331. volatile immap_t *immap = (immap_t *) CFG_IMMR;
  332. volatile memctl8xx_t *memctl = &immap->im_memctl;
  333. memctl->memc_mamr = mamr_value;
  334. return (get_ram_size(base, maxsize));
  335. }
  336. /* ------------------------------------------------------------------------- */