spd8xx.c 7.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294
  1. /*
  2. * (C) Copyright 2000
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. * Ulrich Lutz, Speech Design GmbH, ulutz@datalab.de.
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. #include <common.h>
  25. #include <mpc8xx.h>
  26. #include <commproc.h>
  27. /* ------------------------------------------------------------------------- */
  28. static long int dram_size (long int, long int *, long int);
  29. /* ------------------------------------------------------------------------- */
  30. #define _NOT_USED_ 0xFFFFFFFF
  31. const uint sharc_table[] = {
  32. /*
  33. * Single Read. (Offset 0 in UPM RAM)
  34. */
  35. 0x0FF3FC04, 0x0FF3EC00, 0x7FFFEC04, 0xFFFFEC04,
  36. 0xFFFFEC05, /* last */
  37. _NOT_USED_, _NOT_USED_, _NOT_USED_,
  38. /*
  39. * Burst Read. (Offset 8 in UPM RAM)
  40. */
  41. /* last */
  42. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  43. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  44. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  45. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  46. /*
  47. * Single Write. (Offset 18 in UPM RAM)
  48. */
  49. 0x0FAFFC04, 0x0FAFEC00, 0x7FFFEC04, 0xFFFFEC04,
  50. 0xFFFFEC05, /* last */
  51. _NOT_USED_, _NOT_USED_, _NOT_USED_,
  52. /*
  53. * Burst Write. (Offset 20 in UPM RAM)
  54. */
  55. /* last */
  56. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  57. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  58. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  59. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  60. /*
  61. * Refresh (Offset 30 in UPM RAM)
  62. */
  63. /* last */
  64. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  65. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  66. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  67. /*
  68. * Exception. (Offset 3c in UPM RAM)
  69. */
  70. 0x7FFFFC07, /* last */
  71. _NOT_USED_, _NOT_USED_, _NOT_USED_,
  72. };
  73. const uint sdram_table[] = {
  74. /*
  75. * Single Read. (Offset 0 in UPM RAM)
  76. */
  77. 0x1F07FC04, 0xEEAEFC04, 0x11ADFC04, 0xEFBBBC00,
  78. 0x1FF77C47, /* last */
  79. /*
  80. * SDRAM Initialization (offset 5 in UPM RAM)
  81. *
  82. * This is no UPM entry point. The following definition uses
  83. * the remaining space to establish an initialization
  84. * sequence, which is executed by a RUN command.
  85. *
  86. */
  87. 0x1FF77C35, 0xEFEABC34, 0x1FB57C35, /* last */
  88. /*
  89. * Burst Read. (Offset 8 in UPM RAM)
  90. */
  91. 0x1F07FC04, 0xEEAEFC04, 0x10ADFC04, 0xF0AFFC00,
  92. 0xF0AFFC00, 0xF1AFFC00, 0xEFBBBC00, 0x1FF77C47, /* last */
  93. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  94. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  95. /*
  96. * Single Write. (Offset 18 in UPM RAM)
  97. */
  98. 0x1F27FC04, 0xEEAEBC00, 0x01B93C04, 0x1FF77C47, /* last */
  99. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  100. /*
  101. * Burst Write. (Offset 20 in UPM RAM)
  102. */
  103. 0x1F07FC04, 0xEEAEBC00, 0x10AD7C00, 0xF0AFFC00,
  104. 0xF0AFFC00, 0xE1BBBC04, 0x1FF77C47, /* last */
  105. _NOT_USED_,
  106. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  107. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  108. /*
  109. * Refresh (Offset 30 in UPM RAM)
  110. */
  111. 0x1FF5FC84, 0xFFFFFC04, 0xFFFFFC04, 0xFFFFFC04,
  112. 0xFFFFFC84, 0xFFFFFC07, /* last */
  113. _NOT_USED_, _NOT_USED_,
  114. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  115. /*
  116. * Exception. (Offset 3c in UPM RAM)
  117. */
  118. 0x7FFFFC07, /* last */
  119. _NOT_USED_, _NOT_USED_, _NOT_USED_,
  120. };
  121. /* ------------------------------------------------------------------------- */
  122. /*
  123. * Check Board Identity:
  124. *
  125. */
  126. int checkboard (void)
  127. {
  128. puts ("Board: SPD823TS\n");
  129. return (0);
  130. }
  131. /* ------------------------------------------------------------------------- */
  132. long int initdram (int board_type)
  133. {
  134. volatile immap_t *immap = (immap_t *) CFG_IMMR;
  135. volatile memctl8xx_t *memctl = &immap->im_memctl;
  136. long int size_b0;
  137. #if 0
  138. /*
  139. * Map controller bank 2 to the SRAM bank at preliminary address.
  140. */
  141. memctl->memc_or2 = CFG_OR2;
  142. memctl->memc_br2 = CFG_BR2;
  143. #endif
  144. /*
  145. * Map controller bank 4 to the PER8 bank.
  146. */
  147. memctl->memc_or4 = CFG_OR4;
  148. memctl->memc_br4 = CFG_BR4;
  149. #if 0
  150. /* Configure SHARC at UMA */
  151. upmconfig (UPMA, (uint *) sharc_table,
  152. sizeof (sharc_table) / sizeof (uint));
  153. /* Map controller bank 5 to the SHARC */
  154. memctl->memc_or5 = CFG_OR5;
  155. memctl->memc_br5 = CFG_BR5;
  156. #endif
  157. memctl->memc_mamr = 0x00001000;
  158. /* Configure SDRAM at UMB */
  159. upmconfig (UPMB, (uint *) sdram_table,
  160. sizeof (sdram_table) / sizeof (uint));
  161. memctl->memc_mptpr = CFG_MPTPR_1BK_8K;
  162. memctl->memc_mar = 0x00000088;
  163. /*
  164. * Map controller bank 3 to the SDRAM bank at preliminary address.
  165. */
  166. memctl->memc_or3 = CFG_OR3_PRELIM;
  167. memctl->memc_br3 = CFG_BR3_PRELIM;
  168. memctl->memc_mbmr = CFG_MBMR_8COL; /* refresh not enabled yet */
  169. udelay (200);
  170. memctl->memc_mcr = 0x80806105;
  171. udelay (1);
  172. memctl->memc_mcr = 0x80806130;
  173. udelay (1);
  174. memctl->memc_mcr = 0x80806130;
  175. udelay (1);
  176. memctl->memc_mcr = 0x80806106;
  177. memctl->memc_mbmr |= MBMR_PTBE; /* refresh enabled */
  178. /*
  179. * Check Bank 0 Memory Size for re-configuration
  180. */
  181. size_b0 =
  182. dram_size (CFG_MBMR_8COL, (ulong *) SDRAM_BASE3_PRELIM,
  183. SDRAM_MAX_SIZE);
  184. memctl->memc_mbmr = CFG_MBMR_8COL | MBMR_PTBE;
  185. return (size_b0);
  186. }
  187. /* ------------------------------------------------------------------------- */
  188. /*
  189. * Check memory range for valid RAM. A simple memory test determines
  190. * the actually available RAM size between addresses `base' and
  191. * `base + maxsize'. Some (not all) hardware errors are detected:
  192. * - short between address lines
  193. * - short between data lines
  194. */
  195. static long int dram_size (long int mamr_value, long int *base,
  196. long int maxsize)
  197. {
  198. volatile immap_t *immap = (immap_t *) CFG_IMMR;
  199. volatile memctl8xx_t *memctl = &immap->im_memctl;
  200. memctl->memc_mbmr = mamr_value;
  201. return (get_ram_size (base, maxsize));
  202. }
  203. /* ------------------------------------------------------------------------- */
  204. void reset_phy (void)
  205. {
  206. immap_t *immr = (immap_t *) CFG_IMMR;
  207. ushort sreg;
  208. /* Configure extra port pins for NS DP83843 PHY */
  209. immr->im_ioport.iop_papar &= ~(PA_ENET_MDC | PA_ENET_MDIO);
  210. sreg = immr->im_ioport.iop_padir;
  211. sreg |= PA_ENET_MDC; /* Mgmt. Data Clock is Output */
  212. sreg &= ~(PA_ENET_MDIO); /* Mgmt. Data I/O is bidirect. => Input */
  213. immr->im_ioport.iop_padir = sreg;
  214. immr->im_ioport.iop_padat &= ~(PA_ENET_MDC); /* set MDC = 0 */
  215. /*
  216. * RESET in implemented by a positive pulse of at least 1 us
  217. * at the reset pin.
  218. *
  219. * Configure RESET pins for NS DP83843 PHY, and RESET chip.
  220. *
  221. * Note: The RESET pin is high active, but there is an
  222. * inverter on the SPD823TS board...
  223. */
  224. immr->im_ioport.iop_pcpar &= ~(PC_ENET_RESET);
  225. immr->im_ioport.iop_pcdir |= PC_ENET_RESET;
  226. /* assert RESET signal of PHY */
  227. immr->im_ioport.iop_pcdat &= ~(PC_ENET_RESET);
  228. udelay (10);
  229. /* de-assert RESET signal of PHY */
  230. immr->im_ioport.iop_pcdat |= PC_ENET_RESET;
  231. udelay (10);
  232. }
  233. /* ------------------------------------------------------------------------- */
  234. void ide_set_reset (int on)
  235. {
  236. volatile immap_t *immr = (immap_t *) CFG_IMMR;
  237. /*
  238. * Configure PC for IDE Reset Pin
  239. */
  240. if (on) { /* assert RESET */
  241. immr->im_ioport.iop_pcdat &= ~(CFG_PC_IDE_RESET);
  242. } else { /* release RESET */
  243. immr->im_ioport.iop_pcdat |= CFG_PC_IDE_RESET;
  244. }
  245. /* program port pin as GPIO output */
  246. immr->im_ioport.iop_pcpar &= ~(CFG_PC_IDE_RESET);
  247. immr->im_ioport.iop_pcso &= ~(CFG_PC_IDE_RESET);
  248. immr->im_ioport.iop_pcdir |= CFG_PC_IDE_RESET;
  249. }
  250. /* ------------------------------------------------------------------------- */