nx823.c 10.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404
  1. /*
  2. * (C) Copyright 2001
  3. * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
  4. *
  5. * (C) Copyright 2001-2002
  6. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #include <common.h>
  27. #include <malloc.h>
  28. #include <mpc8xx.h>
  29. /* ------------------------------------------------------------------------- */
  30. static long int dram_size (long int, long int *, long int);
  31. /* ------------------------------------------------------------------------- */
  32. #define _NOT_USED_ 0xFFFFFFFF
  33. const uint sdram_table[] = {
  34. #if (MPC8XX_SPEED <= 50000000L)
  35. /*
  36. * Single Read. (Offset 0 in UPMA RAM)
  37. */
  38. 0x0F07EC04, 0x01BBD804, 0x1FF7F440, 0xFFFFFC07,
  39. 0xFFFFFFFF,
  40. /*
  41. * SDRAM Initialization (offset 5 in UPMA RAM)
  42. *
  43. * This is no UPM entry point. The following definition uses
  44. * the remaining space to establish an initialization
  45. * sequence, which is executed by a RUN command.
  46. *
  47. */
  48. 0x1FE7F434, 0xEFABE834, 0x1FA7D435,
  49. /*
  50. * Burst Read. (Offset 8 in UPMA RAM)
  51. */
  52. 0x0F07EC04, 0x10EFDC04, 0xF0AFFC00, 0xF0AFFC00,
  53. 0xF1AFFC00, 0xFFAFFC40, 0xFFAFFC07, 0xFFFFFFFF,
  54. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  55. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  56. /*
  57. * Single Write. (Offset 18 in UPMA RAM)
  58. */
  59. 0x0E07E804, 0x01BBD000, 0x1FF7F447, 0xFFFFFFFF,
  60. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  61. /*
  62. * Burst Write. (Offset 20 in UPMA RAM)
  63. */
  64. 0x0E07E800, 0x10EFD400, 0xF0AFFC00, 0xF0AFFC00,
  65. 0xF1AFFC47, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  66. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  67. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  68. /*
  69. * Refresh (Offset 30 in UPMA RAM)
  70. */
  71. 0x1FF7DC84, 0xFFFFFC04, 0xFFFFFC84, 0xFFFFFC07,
  72. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  73. 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF,
  74. /*
  75. * Exception. (Offset 3c in UPMA RAM)
  76. */
  77. 0x7FFFFC07, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF
  78. #else
  79. /*
  80. * Single Read. (Offset 0 in UPMA RAM)
  81. */
  82. 0x1F07FC04, 0xEEAFEC04, 0x11AFDC04, 0xEFBBF800,
  83. 0x1FF7F447,
  84. /*
  85. * SDRAM Initialization (offset 5 in UPMA RAM)
  86. *
  87. * This is no UPM entry point. The following definition uses
  88. * the remaining space to establish an initialization
  89. * sequence, which is executed by a RUN command.
  90. *
  91. */
  92. 0x1FF7F434, 0xEFEBE834, 0x1FB7D435,
  93. /*
  94. * Burst Read. (Offset 8 in UPMA RAM)
  95. */
  96. 0x1F07FC04, 0xEEAFEC04, 0x10AFDC04, 0xF0AFFC00,
  97. 0xF0AFFC00, 0xF1AFFC00, 0xEFBBF800, 0x1FF7F447,
  98. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  99. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  100. /*
  101. * Single Write. (Offset 18 in UPMA RAM)
  102. */
  103. 0x1F07FC04, 0xEEAFE800, 0x01BBD004, 0x1FF7F447,
  104. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  105. /*
  106. * Burst Write. (Offset 20 in UPMA RAM)
  107. */
  108. 0x1F07FC04, 0xEEAFE800, 0x10AFD400, 0xF0AFFC00,
  109. 0xF0AFFC00, 0xE1BBF804, 0x1FF7F447, _NOT_USED_,
  110. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  111. _NOT_USED_, _NOT_USED_, _NOT_USED_, _NOT_USED_,
  112. /*
  113. * Refresh (Offset 30 in UPMA RAM)
  114. */
  115. 0x1FF7DC84, 0xFFFFFC04, 0xFFFFFC04, 0xFFFFFC04,
  116. 0xFFFFFC84, 0xFFFFFC07,
  117. _NOT_USED_, _NOT_USED_, _NOT_USED_,
  118. _NOT_USED_, _NOT_USED_, _NOT_USED_,
  119. /*
  120. * Exception. (Offset 3c in UPMA RAM)
  121. */
  122. 0x7FFFFC07, /* last */
  123. _NOT_USED_, _NOT_USED_, _NOT_USED_,
  124. #endif
  125. };
  126. /* ------------------------------------------------------------------------- */
  127. /*
  128. * Check Board Identity:
  129. *
  130. */
  131. int checkboard (void)
  132. {
  133. printf ("Board: Nexus NX823");
  134. return (0);
  135. }
  136. /* ------------------------------------------------------------------------- */
  137. long int initdram (int board_type)
  138. {
  139. volatile immap_t *immap = (immap_t *) CFG_IMMR;
  140. volatile memctl8xx_t *memctl = &immap->im_memctl;
  141. long int size_b0, size_b1, size8, size9;
  142. upmconfig (UPMA, (uint *) sdram_table,
  143. sizeof (sdram_table) / sizeof (uint));
  144. /*
  145. * Up to 2 Banks of 64Mbit x 2 devices
  146. * Initial builds only have 1
  147. */
  148. memctl->memc_mptpr = CFG_MPTPR_1BK_4K;
  149. memctl->memc_mar = 0x00000088;
  150. /*
  151. * Map controller SDRAM bank 0
  152. */
  153. memctl->memc_or1 = CFG_OR1_PRELIM;
  154. memctl->memc_br1 = CFG_BR1_PRELIM;
  155. memctl->memc_mamr = CFG_MAMR_8COL & (~(MAMR_PTAE)); /* no refresh yet */
  156. udelay (200);
  157. /*
  158. * Map controller SDRAM bank 1
  159. */
  160. memctl->memc_or2 = CFG_OR2_PRELIM;
  161. memctl->memc_br2 = CFG_BR2_PRELIM;
  162. /*
  163. * Perform SDRAM initializsation sequence
  164. */
  165. memctl->memc_mcr = 0x80002105; /* SDRAM bank 0 */
  166. udelay (1);
  167. memctl->memc_mcr = 0x80002230; /* SDRAM bank 0 - execute twice */
  168. udelay (1);
  169. memctl->memc_mcr = 0x80004105; /* SDRAM bank 1 */
  170. udelay (1);
  171. memctl->memc_mcr = 0x80004230; /* SDRAM bank 1 - execute twice */
  172. udelay (1);
  173. memctl->memc_mamr |= MAMR_PTAE; /* enable refresh */
  174. udelay (1000);
  175. /*
  176. * Preliminary prescaler for refresh (depends on number of
  177. * banks): This value is selected for four cycles every 62.4 us
  178. * with two SDRAM banks or four cycles every 31.2 us with one
  179. * bank. It will be adjusted after memory sizing.
  180. */
  181. memctl->memc_mptpr = CFG_MPTPR_2BK_8K;
  182. memctl->memc_mar = 0x00000088;
  183. /*
  184. * Check Bank 0 Memory Size for re-configuration
  185. *
  186. * try 8 column mode
  187. */
  188. size8 = dram_size (CFG_MAMR_8COL, (ulong *) SDRAM_BASE1_PRELIM,
  189. SDRAM_MAX_SIZE);
  190. udelay (1000);
  191. /*
  192. * try 9 column mode
  193. */
  194. size9 = dram_size (CFG_MAMR_9COL, (ulong *) SDRAM_BASE1_PRELIM,
  195. SDRAM_MAX_SIZE);
  196. if (size8 < size9) { /* leave configuration at 9 columns */
  197. size_b0 = size9;
  198. /* debug ("SDRAM Bank 0 in 9 column mode: %ld MB\n", size >> 20); */
  199. } else { /* back to 8 columns */
  200. size_b0 = size8;
  201. memctl->memc_mamr = CFG_MAMR_8COL;
  202. udelay (500);
  203. /* debug ("SDRAM Bank 0 in 8 column mode: %ld MB\n", size >> 20); */
  204. }
  205. /*
  206. * Check Bank 1 Memory Size
  207. * use current column settings
  208. * [9 column SDRAM may also be used in 8 column mode,
  209. * but then only half the real size will be used.]
  210. */
  211. size_b1 = dram_size (memctl->memc_mamr, (ulong *) SDRAM_BASE2_PRELIM,
  212. SDRAM_MAX_SIZE);
  213. /* debug ("SDRAM Bank 1: %ld MB\n", size8 >> 20); */
  214. udelay (1000);
  215. /*
  216. * Adjust refresh rate depending on SDRAM type, both banks
  217. * For types > 128 MBit leave it at the current (fast) rate
  218. */
  219. if ((size_b0 < 0x02000000) && (size_b1 < 0x02000000)) {
  220. /* reduce to 15.6 us (62.4 us / quad) */
  221. memctl->memc_mptpr = CFG_MPTPR_2BK_4K;
  222. udelay (1000);
  223. }
  224. /*
  225. * Final mapping: map bigger bank first
  226. */
  227. if (size_b1 > size_b0) { /* SDRAM Bank 1 is bigger - map first */
  228. memctl->memc_or2 =
  229. ((-size_b1) & 0xFFFF0000) | CFG_OR_TIMING_SDRAM;
  230. memctl->memc_br2 =
  231. (CFG_SDRAM_BASE & BR_BA_MSK) | BR_MS_UPMA | BR_V;
  232. if (size_b0 > 0) {
  233. /*
  234. * Position Bank 0 immediately above Bank 1
  235. */
  236. memctl->memc_or1 =
  237. ((-size_b0) & 0xFFFF0000) |
  238. CFG_OR_TIMING_SDRAM;
  239. memctl->memc_br1 =
  240. ((CFG_SDRAM_BASE & BR_BA_MSK) | BR_MS_UPMA |
  241. BR_V)
  242. + size_b1;
  243. } else {
  244. unsigned long reg;
  245. /*
  246. * No bank 0
  247. *
  248. * invalidate bank
  249. */
  250. memctl->memc_br1 = 0;
  251. /* adjust refresh rate depending on SDRAM type, one bank */
  252. reg = memctl->memc_mptpr;
  253. reg >>= 1; /* reduce to CFG_MPTPR_1BK_8K / _4K */
  254. memctl->memc_mptpr = reg;
  255. }
  256. } else { /* SDRAM Bank 0 is bigger - map first */
  257. memctl->memc_or1 =
  258. ((-size_b0) & 0xFFFF0000) | CFG_OR_TIMING_SDRAM;
  259. memctl->memc_br1 =
  260. (CFG_SDRAM_BASE & BR_BA_MSK) | BR_MS_UPMA | BR_V;
  261. if (size_b1 > 0) {
  262. /*
  263. * Position Bank 1 immediately above Bank 0
  264. */
  265. memctl->memc_or2 =
  266. ((-size_b1) & 0xFFFF0000) |
  267. CFG_OR_TIMING_SDRAM;
  268. memctl->memc_br2 =
  269. ((CFG_SDRAM_BASE & BR_BA_MSK) | BR_MS_UPMA |
  270. BR_V)
  271. + size_b0;
  272. } else {
  273. unsigned long reg;
  274. /*
  275. * No bank 1
  276. *
  277. * invalidate bank
  278. */
  279. memctl->memc_br2 = 0;
  280. /* adjust refresh rate depending on SDRAM type, one bank */
  281. reg = memctl->memc_mptpr;
  282. reg >>= 1; /* reduce to CFG_MPTPR_1BK_8K / _4K */
  283. memctl->memc_mptpr = reg;
  284. }
  285. }
  286. udelay (10000);
  287. return (size_b0 + size_b1);
  288. }
  289. /* ------------------------------------------------------------------------- */
  290. /*
  291. * Check memory range for valid RAM. A simple memory test determines
  292. * the actually available RAM size between addresses `base' and
  293. * `base + maxsize'. Some (not all) hardware errors are detected:
  294. * - short between address lines
  295. * - short between data lines
  296. */
  297. static long int dram_size (long int mamr_value, long int *base,
  298. long int maxsize)
  299. {
  300. volatile immap_t *immap = (immap_t *) CFG_IMMR;
  301. volatile memctl8xx_t *memctl = &immap->im_memctl;
  302. memctl->memc_mamr = mamr_value;
  303. return (get_ram_size (base, maxsize));
  304. }
  305. u_long *my_sernum;
  306. int misc_init_r (void)
  307. {
  308. DECLARE_GLOBAL_DATA_PTR;
  309. char tmp[50];
  310. u_char *e = gd->bd->bi_enetaddr;
  311. /* save serial numbre from flash (uniquely programmed) */
  312. my_sernum = malloc (8);
  313. memcpy (my_sernum, gd->bd->bi_sernum, 8);
  314. /* save env variables according to sernum */
  315. sprintf (tmp, "%08lx%08lx", my_sernum[0], my_sernum[1]);
  316. setenv ("serial#", tmp);
  317. sprintf (tmp, "%02x:%02x:%02x:%02x:%02x:%02x", e[0], e[1], e[2], e[3],
  318. e[4], e[5]);
  319. setenv ("ethaddr", tmp);
  320. return (0);
  321. }
  322. void load_sernum_ethaddr (void)
  323. {
  324. DECLARE_GLOBAL_DATA_PTR;
  325. int i;
  326. bd_t *bd = gd->bd;
  327. for (i = 0; i < 8; i++) {
  328. bd->bi_sernum[i] = *(u_char *) (CFG_FLASH_SN_BASE + i);
  329. }
  330. bd->bi_enetaddr[0] = 0x10;
  331. bd->bi_enetaddr[1] = 0x20;
  332. bd->bi_enetaddr[2] = 0x30;
  333. bd->bi_enetaddr[3] = bd->bi_sernum[1] << 4 | bd->bi_sernum[2];
  334. bd->bi_enetaddr[4] = bd->bi_sernum[5];
  335. bd->bi_enetaddr[5] = bd->bi_sernum[6];
  336. }