debris.c 3.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136
  1. /*
  2. * (C) Copyright 2000
  3. * Sangmoon Kim, Etin Systems. dogoil@etinsys.com.
  4. *
  5. * See file CREDITS for list of people who contributed to this
  6. * project.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License as
  10. * published by the Free Software Foundation; either version 2 of
  11. * the License, or (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  21. * MA 02111-1307 USA
  22. */
  23. #include <common.h>
  24. #include <mpc824x.h>
  25. #include <pci.h>
  26. int checkboard (void)
  27. {
  28. /*TODO: Check processor type */
  29. puts ( "Board: Debris "
  30. #ifdef CONFIG_MPC8240
  31. "8240"
  32. #endif
  33. #ifdef CONFIG_MPC8245
  34. "8245"
  35. #endif
  36. " ##Test not implemented yet##\n");
  37. return 0;
  38. }
  39. #if 0 /* NOT USED */
  40. int checkflash (void)
  41. {
  42. /* TODO: XXX XXX XXX */
  43. printf ("## Test not implemented yet ##\n");
  44. return (0);
  45. }
  46. #endif
  47. long int initdram (int board_type)
  48. {
  49. long size;
  50. #if 0
  51. long new_bank0_end;
  52. long mear1;
  53. long emear1;
  54. #endif
  55. size = get_ram_size(CFG_SDRAM_BASE, CFG_MAX_RAM_SIZE);
  56. #if 0
  57. new_bank0_end = size - 1;
  58. mear1 = mpc824x_mpc107_getreg(MEAR1);
  59. emear1 = mpc824x_mpc107_getreg(EMEAR1);
  60. mear1 = (mear1 & 0xFFFFFF00) |
  61. ((new_bank0_end & MICR_ADDR_MASK) >> MICR_ADDR_SHIFT);
  62. emear1 = (emear1 & 0xFFFFFF00) |
  63. ((new_bank0_end & MICR_ADDR_MASK) >> MICR_EADDR_SHIFT);
  64. mpc824x_mpc107_setreg(MEAR1, mear1);
  65. mpc824x_mpc107_setreg(EMEAR1, emear1);
  66. #endif
  67. return (size);
  68. }
  69. /*
  70. * Initialize PCI Devices, report devices found.
  71. */
  72. #ifndef CONFIG_PCI_PNP
  73. static struct pci_config_table pci_debris_config_table[] = {
  74. { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, 0x0f, PCI_ANY_ID,
  75. pci_cfgfunc_config_device, { PCI_ENET0_IOADDR,
  76. PCI_ENET0_MEMADDR,
  77. PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER }},
  78. { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, 0x10, PCI_ANY_ID,
  79. pci_cfgfunc_config_device, { PCI_ENET1_IOADDR,
  80. PCI_ENET1_MEMADDR,
  81. PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER }},
  82. { }
  83. };
  84. #endif
  85. struct pci_controller hose = {
  86. #ifndef CONFIG_PCI_PNP
  87. config_table: pci_debris_config_table,
  88. #endif
  89. };
  90. void pci_init_board(void)
  91. {
  92. pci_mpc824x_init(&hose);
  93. }
  94. void *nvram_read(void *dest, const long src, size_t count)
  95. {
  96. volatile uchar *d = (volatile uchar*) dest;
  97. volatile uchar *s = (volatile uchar*) src;
  98. while(count--) {
  99. *d++ = *s++;
  100. asm volatile("sync");
  101. }
  102. return dest;
  103. }
  104. void nvram_write(long dest, const void *src, size_t count)
  105. {
  106. volatile uchar *d = (volatile uchar*)dest;
  107. volatile uchar *s = (volatile uchar*)src;
  108. while(count--) {
  109. *d++ = *s++;
  110. asm volatile("sync");
  111. }
  112. }
  113. int misc_init_r(void)
  114. {
  115. DECLARE_GLOBAL_DATA_PTR;
  116. /* Write ethernet addr in NVRAM for VxWorks */
  117. nvram_write(CFG_ENV_ADDR + CFG_NVRAM_VXWORKS_OFFS,
  118. (char*)&gd->bd->bi_enetaddr[0], 6);
  119. return 0;
  120. }