44x_spd_ddr.c 38 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403
  1. /*
  2. * cpu/ppc4xx/44x_spd_ddr.c
  3. * This SPD DDR detection code supports IBM/AMCC PPC44x cpu with a
  4. * DDR controller. Those are 440GP/GX/EP/GR.
  5. *
  6. * (C) Copyright 2001
  7. * Bill Hunter, Wave 7 Optics, williamhunter@attbi.com
  8. *
  9. * Based on code by:
  10. *
  11. * Kenneth Johansson ,Ericsson AB.
  12. * kenneth.johansson@etx.ericsson.se
  13. *
  14. * hacked up by bill hunter. fixed so we could run before
  15. * serial_init and console_init. previous version avoided this by
  16. * running out of cache memory during serial/console init, then running
  17. * this code later.
  18. *
  19. * (C) Copyright 2002
  20. * Jun Gu, Artesyn Technology, jung@artesyncp.com
  21. * Support for AMCC 440 based on OpenBIOS draminit.c from IBM.
  22. *
  23. * (C) Copyright 2005-2007
  24. * Stefan Roese, DENX Software Engineering, sr@denx.de.
  25. *
  26. * See file CREDITS for list of people who contributed to this
  27. * project.
  28. *
  29. * This program is free software; you can redistribute it and/or
  30. * modify it under the terms of the GNU General Public License as
  31. * published by the Free Software Foundation; either version 2 of
  32. * the License, or (at your option) any later version.
  33. *
  34. * This program is distributed in the hope that it will be useful,
  35. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  36. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  37. * GNU General Public License for more details.
  38. *
  39. * You should have received a copy of the GNU General Public License
  40. * along with this program; if not, write to the Free Software
  41. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  42. * MA 02111-1307 USA
  43. */
  44. /* define DEBUG for debugging output (obviously ;-)) */
  45. #if 0
  46. #define DEBUG
  47. #endif
  48. #include <common.h>
  49. #include <asm/processor.h>
  50. #include <i2c.h>
  51. #include <ppc4xx.h>
  52. #include <asm/mmu.h>
  53. #include "ecc.h"
  54. #if defined(CONFIG_SPD_EEPROM) && \
  55. (defined(CONFIG_440GP) || defined(CONFIG_440GX) || \
  56. defined(CONFIG_440EP) || defined(CONFIG_440GR))
  57. /*
  58. * Set default values
  59. */
  60. #ifndef CFG_I2C_SPEED
  61. #define CFG_I2C_SPEED 50000
  62. #endif
  63. #ifndef CFG_I2C_SLAVE
  64. #define CFG_I2C_SLAVE 0xFE
  65. #endif
  66. #define ONE_BILLION 1000000000
  67. /*
  68. * Board-specific Platform code can reimplement spd_ddr_init_hang () if needed
  69. */
  70. void __spd_ddr_init_hang (void)
  71. {
  72. hang ();
  73. }
  74. void spd_ddr_init_hang (void) __attribute__((weak, alias("__spd_ddr_init_hang")));
  75. /*-----------------------------------------------------------------------------
  76. | Memory Controller Options 0
  77. +-----------------------------------------------------------------------------*/
  78. #define SDRAM_CFG0_DCEN 0x80000000 /* SDRAM Controller Enable */
  79. #define SDRAM_CFG0_MCHK_MASK 0x30000000 /* Memory data errchecking mask */
  80. #define SDRAM_CFG0_MCHK_NON 0x00000000 /* No ECC generation */
  81. #define SDRAM_CFG0_MCHK_GEN 0x20000000 /* ECC generation */
  82. #define SDRAM_CFG0_MCHK_CHK 0x30000000 /* ECC generation and checking */
  83. #define SDRAM_CFG0_RDEN 0x08000000 /* Registered DIMM enable */
  84. #define SDRAM_CFG0_PMUD 0x04000000 /* Page management unit */
  85. #define SDRAM_CFG0_DMWD_MASK 0x02000000 /* DRAM width mask */
  86. #define SDRAM_CFG0_DMWD_32 0x00000000 /* 32 bits */
  87. #define SDRAM_CFG0_DMWD_64 0x02000000 /* 64 bits */
  88. #define SDRAM_CFG0_UIOS_MASK 0x00C00000 /* Unused IO State */
  89. #define SDRAM_CFG0_PDP 0x00200000 /* Page deallocation policy */
  90. /*-----------------------------------------------------------------------------
  91. | Memory Controller Options 1
  92. +-----------------------------------------------------------------------------*/
  93. #define SDRAM_CFG1_SRE 0x80000000 /* Self-Refresh Entry */
  94. #define SDRAM_CFG1_PMEN 0x40000000 /* Power Management Enable */
  95. /*-----------------------------------------------------------------------------+
  96. | SDRAM DEVPOT Options
  97. +-----------------------------------------------------------------------------*/
  98. #define SDRAM_DEVOPT_DLL 0x80000000
  99. #define SDRAM_DEVOPT_DS 0x40000000
  100. /*-----------------------------------------------------------------------------+
  101. | SDRAM MCSTS Options
  102. +-----------------------------------------------------------------------------*/
  103. #define SDRAM_MCSTS_MRSC 0x80000000
  104. #define SDRAM_MCSTS_SRMS 0x40000000
  105. #define SDRAM_MCSTS_CIS 0x20000000
  106. /*-----------------------------------------------------------------------------
  107. | SDRAM Refresh Timer Register
  108. +-----------------------------------------------------------------------------*/
  109. #define SDRAM_RTR_RINT_MASK 0xFFFF0000
  110. #define SDRAM_RTR_RINT_ENCODE(n) (((n) << 16) & SDRAM_RTR_RINT_MASK)
  111. #define sdram_HZ_to_ns(hertz) (1000000000/(hertz))
  112. /*-----------------------------------------------------------------------------+
  113. | SDRAM UABus Base Address Reg
  114. +-----------------------------------------------------------------------------*/
  115. #define SDRAM_UABBA_UBBA_MASK 0x0000000F
  116. /*-----------------------------------------------------------------------------+
  117. | Memory Bank 0-7 configuration
  118. +-----------------------------------------------------------------------------*/
  119. #define SDRAM_BXCR_SDBA_MASK 0xff800000 /* Base address */
  120. #define SDRAM_BXCR_SDSZ_MASK 0x000e0000 /* Size */
  121. #define SDRAM_BXCR_SDSZ_8 0x00020000 /* 8M */
  122. #define SDRAM_BXCR_SDSZ_16 0x00040000 /* 16M */
  123. #define SDRAM_BXCR_SDSZ_32 0x00060000 /* 32M */
  124. #define SDRAM_BXCR_SDSZ_64 0x00080000 /* 64M */
  125. #define SDRAM_BXCR_SDSZ_128 0x000a0000 /* 128M */
  126. #define SDRAM_BXCR_SDSZ_256 0x000c0000 /* 256M */
  127. #define SDRAM_BXCR_SDSZ_512 0x000e0000 /* 512M */
  128. #define SDRAM_BXCR_SDAM_MASK 0x0000e000 /* Addressing mode */
  129. #define SDRAM_BXCR_SDAM_1 0x00000000 /* Mode 1 */
  130. #define SDRAM_BXCR_SDAM_2 0x00002000 /* Mode 2 */
  131. #define SDRAM_BXCR_SDAM_3 0x00004000 /* Mode 3 */
  132. #define SDRAM_BXCR_SDAM_4 0x00006000 /* Mode 4 */
  133. #define SDRAM_BXCR_SDBE 0x00000001 /* Memory Bank Enable */
  134. /*-----------------------------------------------------------------------------+
  135. | SDRAM TR0 Options
  136. +-----------------------------------------------------------------------------*/
  137. #define SDRAM_TR0_SDWR_MASK 0x80000000
  138. #define SDRAM_TR0_SDWR_2_CLK 0x00000000
  139. #define SDRAM_TR0_SDWR_3_CLK 0x80000000
  140. #define SDRAM_TR0_SDWD_MASK 0x40000000
  141. #define SDRAM_TR0_SDWD_0_CLK 0x00000000
  142. #define SDRAM_TR0_SDWD_1_CLK 0x40000000
  143. #define SDRAM_TR0_SDCL_MASK 0x01800000
  144. #define SDRAM_TR0_SDCL_2_0_CLK 0x00800000
  145. #define SDRAM_TR0_SDCL_2_5_CLK 0x01000000
  146. #define SDRAM_TR0_SDCL_3_0_CLK 0x01800000
  147. #define SDRAM_TR0_SDPA_MASK 0x000C0000
  148. #define SDRAM_TR0_SDPA_2_CLK 0x00040000
  149. #define SDRAM_TR0_SDPA_3_CLK 0x00080000
  150. #define SDRAM_TR0_SDPA_4_CLK 0x000C0000
  151. #define SDRAM_TR0_SDCP_MASK 0x00030000
  152. #define SDRAM_TR0_SDCP_2_CLK 0x00000000
  153. #define SDRAM_TR0_SDCP_3_CLK 0x00010000
  154. #define SDRAM_TR0_SDCP_4_CLK 0x00020000
  155. #define SDRAM_TR0_SDCP_5_CLK 0x00030000
  156. #define SDRAM_TR0_SDLD_MASK 0x0000C000
  157. #define SDRAM_TR0_SDLD_1_CLK 0x00000000
  158. #define SDRAM_TR0_SDLD_2_CLK 0x00004000
  159. #define SDRAM_TR0_SDRA_MASK 0x0000001C
  160. #define SDRAM_TR0_SDRA_6_CLK 0x00000000
  161. #define SDRAM_TR0_SDRA_7_CLK 0x00000004
  162. #define SDRAM_TR0_SDRA_8_CLK 0x00000008
  163. #define SDRAM_TR0_SDRA_9_CLK 0x0000000C
  164. #define SDRAM_TR0_SDRA_10_CLK 0x00000010
  165. #define SDRAM_TR0_SDRA_11_CLK 0x00000014
  166. #define SDRAM_TR0_SDRA_12_CLK 0x00000018
  167. #define SDRAM_TR0_SDRA_13_CLK 0x0000001C
  168. #define SDRAM_TR0_SDRD_MASK 0x00000003
  169. #define SDRAM_TR0_SDRD_2_CLK 0x00000001
  170. #define SDRAM_TR0_SDRD_3_CLK 0x00000002
  171. #define SDRAM_TR0_SDRD_4_CLK 0x00000003
  172. /*-----------------------------------------------------------------------------+
  173. | SDRAM TR1 Options
  174. +-----------------------------------------------------------------------------*/
  175. #define SDRAM_TR1_RDSS_MASK 0xC0000000
  176. #define SDRAM_TR1_RDSS_TR0 0x00000000
  177. #define SDRAM_TR1_RDSS_TR1 0x40000000
  178. #define SDRAM_TR1_RDSS_TR2 0x80000000
  179. #define SDRAM_TR1_RDSS_TR3 0xC0000000
  180. #define SDRAM_TR1_RDSL_MASK 0x00C00000
  181. #define SDRAM_TR1_RDSL_STAGE1 0x00000000
  182. #define SDRAM_TR1_RDSL_STAGE2 0x00400000
  183. #define SDRAM_TR1_RDSL_STAGE3 0x00800000
  184. #define SDRAM_TR1_RDCD_MASK 0x00000800
  185. #define SDRAM_TR1_RDCD_RCD_0_0 0x00000000
  186. #define SDRAM_TR1_RDCD_RCD_1_2 0x00000800
  187. #define SDRAM_TR1_RDCT_MASK 0x000001FF
  188. #define SDRAM_TR1_RDCT_ENCODE(x) (((x) << 0) & SDRAM_TR1_RDCT_MASK)
  189. #define SDRAM_TR1_RDCT_DECODE(x) (((x) & SDRAM_TR1_RDCT_MASK) >> 0)
  190. #define SDRAM_TR1_RDCT_MIN 0x00000000
  191. #define SDRAM_TR1_RDCT_MAX 0x000001FF
  192. /*-----------------------------------------------------------------------------+
  193. | SDRAM WDDCTR Options
  194. +-----------------------------------------------------------------------------*/
  195. #define SDRAM_WDDCTR_WRCP_MASK 0xC0000000
  196. #define SDRAM_WDDCTR_WRCP_0DEG 0x00000000
  197. #define SDRAM_WDDCTR_WRCP_90DEG 0x40000000
  198. #define SDRAM_WDDCTR_WRCP_180DEG 0x80000000
  199. #define SDRAM_WDDCTR_DCD_MASK 0x000001FF
  200. /*-----------------------------------------------------------------------------+
  201. | SDRAM CLKTR Options
  202. +-----------------------------------------------------------------------------*/
  203. #define SDRAM_CLKTR_CLKP_MASK 0xC0000000
  204. #define SDRAM_CLKTR_CLKP_0DEG 0x00000000
  205. #define SDRAM_CLKTR_CLKP_90DEG 0x40000000
  206. #define SDRAM_CLKTR_CLKP_180DEG 0x80000000
  207. #define SDRAM_CLKTR_DCDT_MASK 0x000001FF
  208. /*-----------------------------------------------------------------------------+
  209. | SDRAM DLYCAL Options
  210. +-----------------------------------------------------------------------------*/
  211. #define SDRAM_DLYCAL_DLCV_MASK 0x000003FC
  212. #define SDRAM_DLYCAL_DLCV_ENCODE(x) (((x)<<2) & SDRAM_DLYCAL_DLCV_MASK)
  213. #define SDRAM_DLYCAL_DLCV_DECODE(x) (((x) & SDRAM_DLYCAL_DLCV_MASK)>>2)
  214. /*-----------------------------------------------------------------------------+
  215. | General Definition
  216. +-----------------------------------------------------------------------------*/
  217. #define DEFAULT_SPD_ADDR1 0x53
  218. #define DEFAULT_SPD_ADDR2 0x52
  219. #define MAXBANKS 4 /* at most 4 dimm banks */
  220. #define MAX_SPD_BYTES 256
  221. #define NUMHALFCYCLES 4
  222. #define NUMMEMTESTS 8
  223. #define NUMMEMWORDS 8
  224. #define MAXBXCR 4
  225. #define TRUE 1
  226. #define FALSE 0
  227. /*
  228. * This DDR2 setup code can dynamically setup the TLB entries for the DDR2 memory
  229. * region. Right now the cache should still be disabled in U-Boot because of the
  230. * EMAC driver, that need it's buffer descriptor to be located in non cached
  231. * memory.
  232. *
  233. * If at some time this restriction doesn't apply anymore, just define
  234. * CONFIG_4xx_DCACHE in the board config file and this code should setup
  235. * everything correctly.
  236. */
  237. #ifdef CONFIG_4xx_DCACHE
  238. #define MY_TLB_WORD2_I_ENABLE 0 /* enable caching on SDRAM */
  239. #else
  240. #define MY_TLB_WORD2_I_ENABLE TLB_WORD2_I_ENABLE /* disable caching on SDRAM */
  241. #endif
  242. /* bank_parms is used to sort the bank sizes by descending order */
  243. struct bank_param {
  244. unsigned long cr;
  245. unsigned long bank_size_bytes;
  246. };
  247. typedef struct bank_param BANKPARMS;
  248. #ifdef CFG_SIMULATE_SPD_EEPROM
  249. extern const unsigned char cfg_simulate_spd_eeprom[128];
  250. #endif
  251. static unsigned char spd_read(uchar chip, uint addr);
  252. static void get_spd_info(unsigned long *dimm_populated,
  253. unsigned char *iic0_dimm_addr,
  254. unsigned long num_dimm_banks);
  255. static void check_mem_type(unsigned long *dimm_populated,
  256. unsigned char *iic0_dimm_addr,
  257. unsigned long num_dimm_banks);
  258. static void check_volt_type(unsigned long *dimm_populated,
  259. unsigned char *iic0_dimm_addr,
  260. unsigned long num_dimm_banks);
  261. static void program_cfg0(unsigned long *dimm_populated,
  262. unsigned char *iic0_dimm_addr,
  263. unsigned long num_dimm_banks);
  264. static void program_cfg1(unsigned long *dimm_populated,
  265. unsigned char *iic0_dimm_addr,
  266. unsigned long num_dimm_banks);
  267. static void program_rtr(unsigned long *dimm_populated,
  268. unsigned char *iic0_dimm_addr,
  269. unsigned long num_dimm_banks);
  270. static void program_tr0(unsigned long *dimm_populated,
  271. unsigned char *iic0_dimm_addr,
  272. unsigned long num_dimm_banks);
  273. static void program_tr1(void);
  274. static unsigned long program_bxcr(unsigned long *dimm_populated,
  275. unsigned char *iic0_dimm_addr,
  276. unsigned long num_dimm_banks);
  277. /*
  278. * This function is reading data from the DIMM module EEPROM over the SPD bus
  279. * and uses that to program the sdram controller.
  280. *
  281. * This works on boards that has the same schematics that the AMCC walnut has.
  282. *
  283. * BUG: Don't handle ECC memory
  284. * BUG: A few values in the TR register is currently hardcoded
  285. */
  286. long int spd_sdram(void) {
  287. unsigned char iic0_dimm_addr[] = SPD_EEPROM_ADDRESS;
  288. unsigned long dimm_populated[sizeof(iic0_dimm_addr)];
  289. unsigned long total_size;
  290. unsigned long cfg0;
  291. unsigned long mcsts;
  292. unsigned long num_dimm_banks; /* on board dimm banks */
  293. num_dimm_banks = sizeof(iic0_dimm_addr);
  294. /*
  295. * Make sure I2C controller is initialized
  296. * before continuing.
  297. */
  298. i2c_init(CFG_I2C_SPEED, CFG_I2C_SLAVE);
  299. /*
  300. * Read the SPD information using I2C interface. Check to see if the
  301. * DIMM slots are populated.
  302. */
  303. get_spd_info(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  304. /*
  305. * Check the memory type for the dimms plugged.
  306. */
  307. check_mem_type(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  308. /*
  309. * Check the voltage type for the dimms plugged.
  310. */
  311. check_volt_type(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  312. #if defined(CONFIG_440GX) || defined(CONFIG_440EP) || defined(CONFIG_440GR)
  313. /*
  314. * Soft-reset SDRAM controller.
  315. */
  316. mtsdr(sdr_srst, SDR0_SRST_DMC);
  317. mtsdr(sdr_srst, 0x00000000);
  318. #endif
  319. /*
  320. * program 440GP SDRAM controller options (SDRAM0_CFG0)
  321. */
  322. program_cfg0(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  323. /*
  324. * program 440GP SDRAM controller options (SDRAM0_CFG1)
  325. */
  326. program_cfg1(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  327. /*
  328. * program SDRAM refresh register (SDRAM0_RTR)
  329. */
  330. program_rtr(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  331. /*
  332. * program SDRAM Timing Register 0 (SDRAM0_TR0)
  333. */
  334. program_tr0(dimm_populated, iic0_dimm_addr, num_dimm_banks);
  335. /*
  336. * program the BxCR registers to find out total sdram installed
  337. */
  338. total_size = program_bxcr(dimm_populated, iic0_dimm_addr,
  339. num_dimm_banks);
  340. #ifdef CONFIG_PROG_SDRAM_TLB /* this define should eventually be removed */
  341. /* and program tlb entries for this size (dynamic) */
  342. program_tlb(0, 0, total_size, MY_TLB_WORD2_I_ENABLE);
  343. #endif
  344. /*
  345. * program SDRAM Clock Timing Register (SDRAM0_CLKTR)
  346. */
  347. mtsdram(mem_clktr, 0x40000000);
  348. /*
  349. * delay to ensure 200 usec has elapsed
  350. */
  351. udelay(400);
  352. /*
  353. * enable the memory controller
  354. */
  355. mfsdram(mem_cfg0, cfg0);
  356. mtsdram(mem_cfg0, cfg0 | SDRAM_CFG0_DCEN);
  357. /*
  358. * wait for SDRAM_CFG0_DC_EN to complete
  359. */
  360. while (1) {
  361. mfsdram(mem_mcsts, mcsts);
  362. if ((mcsts & SDRAM_MCSTS_MRSC) != 0)
  363. break;
  364. }
  365. /*
  366. * program SDRAM Timing Register 1, adding some delays
  367. */
  368. program_tr1();
  369. #ifdef CONFIG_DDR_ECC
  370. /*
  371. * If ecc is enabled, initialize the parity bits.
  372. */
  373. ecc_init(CFG_SDRAM_BASE, total_size);
  374. #endif
  375. return total_size;
  376. }
  377. static unsigned char spd_read(uchar chip, uint addr)
  378. {
  379. unsigned char data[2];
  380. #ifdef CFG_SIMULATE_SPD_EEPROM
  381. if (chip == CFG_SIMULATE_SPD_EEPROM) {
  382. /*
  383. * Onboard spd eeprom requested -> simulate values
  384. */
  385. return cfg_simulate_spd_eeprom[addr];
  386. }
  387. #endif /* CFG_SIMULATE_SPD_EEPROM */
  388. if (i2c_probe(chip) == 0) {
  389. if (i2c_read(chip, addr, 1, data, 1) == 0) {
  390. return data[0];
  391. }
  392. }
  393. return 0;
  394. }
  395. static void get_spd_info(unsigned long *dimm_populated,
  396. unsigned char *iic0_dimm_addr,
  397. unsigned long num_dimm_banks)
  398. {
  399. unsigned long dimm_num;
  400. unsigned long dimm_found;
  401. unsigned char num_of_bytes;
  402. unsigned char total_size;
  403. dimm_found = FALSE;
  404. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  405. num_of_bytes = 0;
  406. total_size = 0;
  407. num_of_bytes = spd_read(iic0_dimm_addr[dimm_num], 0);
  408. total_size = spd_read(iic0_dimm_addr[dimm_num], 1);
  409. if ((num_of_bytes != 0) && (total_size != 0)) {
  410. dimm_populated[dimm_num] = TRUE;
  411. dimm_found = TRUE;
  412. debug("DIMM slot %lu: populated\n", dimm_num);
  413. } else {
  414. dimm_populated[dimm_num] = FALSE;
  415. debug("DIMM slot %lu: Not populated\n", dimm_num);
  416. }
  417. }
  418. if (dimm_found == FALSE) {
  419. printf("ERROR - No memory installed. Install a DDR-SDRAM DIMM.\n\n");
  420. spd_ddr_init_hang ();
  421. }
  422. }
  423. static void check_mem_type(unsigned long *dimm_populated,
  424. unsigned char *iic0_dimm_addr,
  425. unsigned long num_dimm_banks)
  426. {
  427. unsigned long dimm_num;
  428. unsigned char dimm_type;
  429. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  430. if (dimm_populated[dimm_num] == TRUE) {
  431. dimm_type = spd_read(iic0_dimm_addr[dimm_num], 2);
  432. switch (dimm_type) {
  433. case 7:
  434. debug("DIMM slot %lu: DDR SDRAM detected\n", dimm_num);
  435. break;
  436. default:
  437. printf("ERROR: Unsupported DIMM detected in slot %lu.\n",
  438. dimm_num);
  439. printf("Only DDR SDRAM DIMMs are supported.\n");
  440. printf("Replace the DIMM module with a supported DIMM.\n\n");
  441. spd_ddr_init_hang ();
  442. break;
  443. }
  444. }
  445. }
  446. }
  447. static void check_volt_type(unsigned long *dimm_populated,
  448. unsigned char *iic0_dimm_addr,
  449. unsigned long num_dimm_banks)
  450. {
  451. unsigned long dimm_num;
  452. unsigned long voltage_type;
  453. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  454. if (dimm_populated[dimm_num] == TRUE) {
  455. voltage_type = spd_read(iic0_dimm_addr[dimm_num], 8);
  456. if (voltage_type != 0x04) {
  457. printf("ERROR: DIMM %lu with unsupported voltage level.\n",
  458. dimm_num);
  459. spd_ddr_init_hang ();
  460. } else {
  461. debug("DIMM %lu voltage level supported.\n", dimm_num);
  462. }
  463. break;
  464. }
  465. }
  466. }
  467. static void program_cfg0(unsigned long *dimm_populated,
  468. unsigned char *iic0_dimm_addr,
  469. unsigned long num_dimm_banks)
  470. {
  471. unsigned long dimm_num;
  472. unsigned long cfg0;
  473. unsigned long ecc_enabled;
  474. unsigned char ecc;
  475. unsigned char attributes;
  476. unsigned long data_width;
  477. unsigned long dimm_32bit;
  478. unsigned long dimm_64bit;
  479. /*
  480. * get Memory Controller Options 0 data
  481. */
  482. mfsdram(mem_cfg0, cfg0);
  483. /*
  484. * clear bits
  485. */
  486. cfg0 &= ~(SDRAM_CFG0_DCEN | SDRAM_CFG0_MCHK_MASK |
  487. SDRAM_CFG0_RDEN | SDRAM_CFG0_PMUD |
  488. SDRAM_CFG0_DMWD_MASK |
  489. SDRAM_CFG0_UIOS_MASK | SDRAM_CFG0_PDP);
  490. /*
  491. * FIXME: assume the DDR SDRAMs in both banks are the same
  492. */
  493. ecc_enabled = TRUE;
  494. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  495. if (dimm_populated[dimm_num] == TRUE) {
  496. ecc = spd_read(iic0_dimm_addr[dimm_num], 11);
  497. if (ecc != 0x02) {
  498. ecc_enabled = FALSE;
  499. }
  500. /*
  501. * program Registered DIMM Enable
  502. */
  503. attributes = spd_read(iic0_dimm_addr[dimm_num], 21);
  504. if ((attributes & 0x02) != 0x00) {
  505. cfg0 |= SDRAM_CFG0_RDEN;
  506. }
  507. /*
  508. * program DDR SDRAM Data Width
  509. */
  510. data_width =
  511. (unsigned long)spd_read(iic0_dimm_addr[dimm_num],6) +
  512. (((unsigned long)spd_read(iic0_dimm_addr[dimm_num],7)) << 8);
  513. if (data_width == 64 || data_width == 72) {
  514. dimm_64bit = TRUE;
  515. cfg0 |= SDRAM_CFG0_DMWD_64;
  516. } else if (data_width == 32 || data_width == 40) {
  517. dimm_32bit = TRUE;
  518. cfg0 |= SDRAM_CFG0_DMWD_32;
  519. } else {
  520. printf("WARNING: DIMM with datawidth of %lu bits.\n",
  521. data_width);
  522. printf("Only DIMMs with 32 or 64 bit datawidths supported.\n");
  523. spd_ddr_init_hang ();
  524. }
  525. break;
  526. }
  527. }
  528. /*
  529. * program Memory Data Error Checking
  530. */
  531. if (ecc_enabled == TRUE) {
  532. cfg0 |= SDRAM_CFG0_MCHK_GEN;
  533. } else {
  534. cfg0 |= SDRAM_CFG0_MCHK_NON;
  535. }
  536. /*
  537. * program Page Management Unit (0 == enabled)
  538. */
  539. cfg0 &= ~SDRAM_CFG0_PMUD;
  540. /*
  541. * program Memory Controller Options 0
  542. * Note: DCEN must be enabled after all DDR SDRAM controller
  543. * configuration registers get initialized.
  544. */
  545. mtsdram(mem_cfg0, cfg0);
  546. }
  547. static void program_cfg1(unsigned long *dimm_populated,
  548. unsigned char *iic0_dimm_addr,
  549. unsigned long num_dimm_banks)
  550. {
  551. unsigned long cfg1;
  552. mfsdram(mem_cfg1, cfg1);
  553. /*
  554. * Self-refresh exit, disable PM
  555. */
  556. cfg1 &= ~(SDRAM_CFG1_SRE | SDRAM_CFG1_PMEN);
  557. /*
  558. * program Memory Controller Options 1
  559. */
  560. mtsdram(mem_cfg1, cfg1);
  561. }
  562. static void program_rtr(unsigned long *dimm_populated,
  563. unsigned char *iic0_dimm_addr,
  564. unsigned long num_dimm_banks)
  565. {
  566. unsigned long dimm_num;
  567. unsigned long bus_period_x_10;
  568. unsigned long refresh_rate = 0;
  569. unsigned char refresh_rate_type;
  570. unsigned long refresh_interval;
  571. unsigned long sdram_rtr;
  572. PPC4xx_SYS_INFO sys_info;
  573. /*
  574. * get the board info
  575. */
  576. get_sys_info(&sys_info);
  577. bus_period_x_10 = ONE_BILLION / (sys_info.freqPLB / 10);
  578. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  579. if (dimm_populated[dimm_num] == TRUE) {
  580. refresh_rate_type = 0x7F & spd_read(iic0_dimm_addr[dimm_num], 12);
  581. switch (refresh_rate_type) {
  582. case 0x00:
  583. refresh_rate = 15625;
  584. break;
  585. case 0x01:
  586. refresh_rate = 15625/4;
  587. break;
  588. case 0x02:
  589. refresh_rate = 15625/2;
  590. break;
  591. case 0x03:
  592. refresh_rate = 15626*2;
  593. break;
  594. case 0x04:
  595. refresh_rate = 15625*4;
  596. break;
  597. case 0x05:
  598. refresh_rate = 15625*8;
  599. break;
  600. default:
  601. printf("ERROR: DIMM %lu, unsupported refresh rate/type.\n",
  602. dimm_num);
  603. printf("Replace the DIMM module with a supported DIMM.\n");
  604. break;
  605. }
  606. break;
  607. }
  608. }
  609. refresh_interval = refresh_rate * 10 / bus_period_x_10;
  610. sdram_rtr = (refresh_interval & 0x3ff8) << 16;
  611. /*
  612. * program Refresh Timer Register (SDRAM0_RTR)
  613. */
  614. mtsdram(mem_rtr, sdram_rtr);
  615. }
  616. static void program_tr0(unsigned long *dimm_populated,
  617. unsigned char *iic0_dimm_addr,
  618. unsigned long num_dimm_banks)
  619. {
  620. unsigned long dimm_num;
  621. unsigned long tr0;
  622. unsigned char wcsbc;
  623. unsigned char t_rp_ns;
  624. unsigned char t_rcd_ns;
  625. unsigned char t_ras_ns;
  626. unsigned long t_rp_clk;
  627. unsigned long t_ras_rcd_clk;
  628. unsigned long t_rcd_clk;
  629. unsigned long t_rfc_clk;
  630. unsigned long plb_check;
  631. unsigned char cas_bit;
  632. unsigned long cas_index;
  633. unsigned char cas_2_0_available;
  634. unsigned char cas_2_5_available;
  635. unsigned char cas_3_0_available;
  636. unsigned long cycle_time_ns_x_10[3];
  637. unsigned long tcyc_3_0_ns_x_10;
  638. unsigned long tcyc_2_5_ns_x_10;
  639. unsigned long tcyc_2_0_ns_x_10;
  640. unsigned long tcyc_reg;
  641. unsigned long bus_period_x_10;
  642. PPC4xx_SYS_INFO sys_info;
  643. unsigned long residue;
  644. /*
  645. * get the board info
  646. */
  647. get_sys_info(&sys_info);
  648. bus_period_x_10 = ONE_BILLION / (sys_info.freqPLB / 10);
  649. /*
  650. * get SDRAM Timing Register 0 (SDRAM_TR0) and clear bits
  651. */
  652. mfsdram(mem_tr0, tr0);
  653. tr0 &= ~(SDRAM_TR0_SDWR_MASK | SDRAM_TR0_SDWD_MASK |
  654. SDRAM_TR0_SDCL_MASK | SDRAM_TR0_SDPA_MASK |
  655. SDRAM_TR0_SDCP_MASK | SDRAM_TR0_SDLD_MASK |
  656. SDRAM_TR0_SDRA_MASK | SDRAM_TR0_SDRD_MASK);
  657. /*
  658. * initialization
  659. */
  660. wcsbc = 0;
  661. t_rp_ns = 0;
  662. t_rcd_ns = 0;
  663. t_ras_ns = 0;
  664. cas_2_0_available = TRUE;
  665. cas_2_5_available = TRUE;
  666. cas_3_0_available = TRUE;
  667. tcyc_2_0_ns_x_10 = 0;
  668. tcyc_2_5_ns_x_10 = 0;
  669. tcyc_3_0_ns_x_10 = 0;
  670. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  671. if (dimm_populated[dimm_num] == TRUE) {
  672. wcsbc = spd_read(iic0_dimm_addr[dimm_num], 15);
  673. t_rp_ns = spd_read(iic0_dimm_addr[dimm_num], 27) >> 2;
  674. t_rcd_ns = spd_read(iic0_dimm_addr[dimm_num], 29) >> 2;
  675. t_ras_ns = spd_read(iic0_dimm_addr[dimm_num], 30);
  676. cas_bit = spd_read(iic0_dimm_addr[dimm_num], 18);
  677. for (cas_index = 0; cas_index < 3; cas_index++) {
  678. switch (cas_index) {
  679. case 0:
  680. tcyc_reg = spd_read(iic0_dimm_addr[dimm_num], 9);
  681. break;
  682. case 1:
  683. tcyc_reg = spd_read(iic0_dimm_addr[dimm_num], 23);
  684. break;
  685. default:
  686. tcyc_reg = spd_read(iic0_dimm_addr[dimm_num], 25);
  687. break;
  688. }
  689. if ((tcyc_reg & 0x0F) >= 10) {
  690. printf("ERROR: Tcyc incorrect for DIMM in slot %lu\n",
  691. dimm_num);
  692. spd_ddr_init_hang ();
  693. }
  694. cycle_time_ns_x_10[cas_index] =
  695. (((tcyc_reg & 0xF0) >> 4) * 10) + (tcyc_reg & 0x0F);
  696. }
  697. cas_index = 0;
  698. if ((cas_bit & 0x80) != 0) {
  699. cas_index += 3;
  700. } else if ((cas_bit & 0x40) != 0) {
  701. cas_index += 2;
  702. } else if ((cas_bit & 0x20) != 0) {
  703. cas_index += 1;
  704. }
  705. if (((cas_bit & 0x10) != 0) && (cas_index < 3)) {
  706. tcyc_3_0_ns_x_10 = cycle_time_ns_x_10[cas_index];
  707. cas_index++;
  708. } else {
  709. if (cas_index != 0) {
  710. cas_index++;
  711. }
  712. cas_3_0_available = FALSE;
  713. }
  714. if (((cas_bit & 0x08) != 0) || (cas_index < 3)) {
  715. tcyc_2_5_ns_x_10 = cycle_time_ns_x_10[cas_index];
  716. cas_index++;
  717. } else {
  718. if (cas_index != 0) {
  719. cas_index++;
  720. }
  721. cas_2_5_available = FALSE;
  722. }
  723. if (((cas_bit & 0x04) != 0) || (cas_index < 3)) {
  724. tcyc_2_0_ns_x_10 = cycle_time_ns_x_10[cas_index];
  725. cas_index++;
  726. } else {
  727. if (cas_index != 0) {
  728. cas_index++;
  729. }
  730. cas_2_0_available = FALSE;
  731. }
  732. break;
  733. }
  734. }
  735. /*
  736. * Program SD_WR and SD_WCSBC fields
  737. */
  738. tr0 |= SDRAM_TR0_SDWR_2_CLK; /* Write Recovery: 2 CLK */
  739. switch (wcsbc) {
  740. case 0:
  741. tr0 |= SDRAM_TR0_SDWD_0_CLK;
  742. break;
  743. default:
  744. tr0 |= SDRAM_TR0_SDWD_1_CLK;
  745. break;
  746. }
  747. /*
  748. * Program SD_CASL field
  749. */
  750. if ((cas_2_0_available == TRUE) &&
  751. (bus_period_x_10 >= tcyc_2_0_ns_x_10)) {
  752. tr0 |= SDRAM_TR0_SDCL_2_0_CLK;
  753. } else if ((cas_2_5_available == TRUE) &&
  754. (bus_period_x_10 >= tcyc_2_5_ns_x_10)) {
  755. tr0 |= SDRAM_TR0_SDCL_2_5_CLK;
  756. } else if ((cas_3_0_available == TRUE) &&
  757. (bus_period_x_10 >= tcyc_3_0_ns_x_10)) {
  758. tr0 |= SDRAM_TR0_SDCL_3_0_CLK;
  759. } else {
  760. printf("ERROR: No supported CAS latency with the installed DIMMs.\n");
  761. printf("Only CAS latencies of 2.0, 2.5, and 3.0 are supported.\n");
  762. printf("Make sure the PLB speed is within the supported range.\n");
  763. spd_ddr_init_hang ();
  764. }
  765. /*
  766. * Calculate Trp in clock cycles and round up if necessary
  767. * Program SD_PTA field
  768. */
  769. t_rp_clk = sys_info.freqPLB * t_rp_ns / ONE_BILLION;
  770. plb_check = ONE_BILLION * t_rp_clk / t_rp_ns;
  771. if (sys_info.freqPLB != plb_check) {
  772. t_rp_clk++;
  773. }
  774. switch ((unsigned long)t_rp_clk) {
  775. case 0:
  776. case 1:
  777. case 2:
  778. tr0 |= SDRAM_TR0_SDPA_2_CLK;
  779. break;
  780. case 3:
  781. tr0 |= SDRAM_TR0_SDPA_3_CLK;
  782. break;
  783. default:
  784. tr0 |= SDRAM_TR0_SDPA_4_CLK;
  785. break;
  786. }
  787. /*
  788. * Program SD_CTP field
  789. */
  790. t_ras_rcd_clk = sys_info.freqPLB * (t_ras_ns - t_rcd_ns) / ONE_BILLION;
  791. plb_check = ONE_BILLION * t_ras_rcd_clk / (t_ras_ns - t_rcd_ns);
  792. if (sys_info.freqPLB != plb_check) {
  793. t_ras_rcd_clk++;
  794. }
  795. switch (t_ras_rcd_clk) {
  796. case 0:
  797. case 1:
  798. case 2:
  799. tr0 |= SDRAM_TR0_SDCP_2_CLK;
  800. break;
  801. case 3:
  802. tr0 |= SDRAM_TR0_SDCP_3_CLK;
  803. break;
  804. case 4:
  805. tr0 |= SDRAM_TR0_SDCP_4_CLK;
  806. break;
  807. default:
  808. tr0 |= SDRAM_TR0_SDCP_5_CLK;
  809. break;
  810. }
  811. /*
  812. * Program SD_LDF field
  813. */
  814. tr0 |= SDRAM_TR0_SDLD_2_CLK;
  815. /*
  816. * Program SD_RFTA field
  817. * FIXME tRFC hardcoded as 75 nanoseconds
  818. */
  819. t_rfc_clk = sys_info.freqPLB / (ONE_BILLION / 75);
  820. residue = sys_info.freqPLB % (ONE_BILLION / 75);
  821. if (residue >= (ONE_BILLION / 150)) {
  822. t_rfc_clk++;
  823. }
  824. switch (t_rfc_clk) {
  825. case 0:
  826. case 1:
  827. case 2:
  828. case 3:
  829. case 4:
  830. case 5:
  831. case 6:
  832. tr0 |= SDRAM_TR0_SDRA_6_CLK;
  833. break;
  834. case 7:
  835. tr0 |= SDRAM_TR0_SDRA_7_CLK;
  836. break;
  837. case 8:
  838. tr0 |= SDRAM_TR0_SDRA_8_CLK;
  839. break;
  840. case 9:
  841. tr0 |= SDRAM_TR0_SDRA_9_CLK;
  842. break;
  843. case 10:
  844. tr0 |= SDRAM_TR0_SDRA_10_CLK;
  845. break;
  846. case 11:
  847. tr0 |= SDRAM_TR0_SDRA_11_CLK;
  848. break;
  849. case 12:
  850. tr0 |= SDRAM_TR0_SDRA_12_CLK;
  851. break;
  852. default:
  853. tr0 |= SDRAM_TR0_SDRA_13_CLK;
  854. break;
  855. }
  856. /*
  857. * Program SD_RCD field
  858. */
  859. t_rcd_clk = sys_info.freqPLB * t_rcd_ns / ONE_BILLION;
  860. plb_check = ONE_BILLION * t_rcd_clk / t_rcd_ns;
  861. if (sys_info.freqPLB != plb_check) {
  862. t_rcd_clk++;
  863. }
  864. switch (t_rcd_clk) {
  865. case 0:
  866. case 1:
  867. case 2:
  868. tr0 |= SDRAM_TR0_SDRD_2_CLK;
  869. break;
  870. case 3:
  871. tr0 |= SDRAM_TR0_SDRD_3_CLK;
  872. break;
  873. default:
  874. tr0 |= SDRAM_TR0_SDRD_4_CLK;
  875. break;
  876. }
  877. debug("tr0: %x\n", tr0);
  878. mtsdram(mem_tr0, tr0);
  879. }
  880. static int short_mem_test(void)
  881. {
  882. unsigned long i, j;
  883. unsigned long bxcr_num;
  884. unsigned long *membase;
  885. const unsigned long test[NUMMEMTESTS][NUMMEMWORDS] = {
  886. {0x00000000, 0x00000000, 0xFFFFFFFF, 0xFFFFFFFF,
  887. 0x00000000, 0x00000000, 0xFFFFFFFF, 0xFFFFFFFF},
  888. {0xFFFFFFFF, 0xFFFFFFFF, 0x00000000, 0x00000000,
  889. 0xFFFFFFFF, 0xFFFFFFFF, 0x00000000, 0x00000000},
  890. {0xAAAAAAAA, 0xAAAAAAAA, 0x55555555, 0x55555555,
  891. 0xAAAAAAAA, 0xAAAAAAAA, 0x55555555, 0x55555555},
  892. {0x55555555, 0x55555555, 0xAAAAAAAA, 0xAAAAAAAA,
  893. 0x55555555, 0x55555555, 0xAAAAAAAA, 0xAAAAAAAA},
  894. {0xA5A5A5A5, 0xA5A5A5A5, 0x5A5A5A5A, 0x5A5A5A5A,
  895. 0xA5A5A5A5, 0xA5A5A5A5, 0x5A5A5A5A, 0x5A5A5A5A},
  896. {0x5A5A5A5A, 0x5A5A5A5A, 0xA5A5A5A5, 0xA5A5A5A5,
  897. 0x5A5A5A5A, 0x5A5A5A5A, 0xA5A5A5A5, 0xA5A5A5A5},
  898. {0xAA55AA55, 0xAA55AA55, 0x55AA55AA, 0x55AA55AA,
  899. 0xAA55AA55, 0xAA55AA55, 0x55AA55AA, 0x55AA55AA},
  900. {0x55AA55AA, 0x55AA55AA, 0xAA55AA55, 0xAA55AA55,
  901. 0x55AA55AA, 0x55AA55AA, 0xAA55AA55, 0xAA55AA55}};
  902. for (bxcr_num = 0; bxcr_num < MAXBXCR; bxcr_num++) {
  903. mtdcr(memcfga, mem_b0cr + (bxcr_num << 2));
  904. if ((mfdcr(memcfgd) & SDRAM_BXCR_SDBE) == SDRAM_BXCR_SDBE) {
  905. /* Bank is enabled */
  906. membase = (unsigned long*)
  907. (mfdcr(memcfgd) & SDRAM_BXCR_SDBA_MASK);
  908. /*
  909. * Run the short memory test
  910. */
  911. for (i = 0; i < NUMMEMTESTS; i++) {
  912. for (j = 0; j < NUMMEMWORDS; j++) {
  913. /* printf("bank enabled base:%x\n", &membase[j]); */
  914. membase[j] = test[i][j];
  915. ppcDcbf((unsigned long)&(membase[j]));
  916. }
  917. for (j = 0; j < NUMMEMWORDS; j++) {
  918. if (membase[j] != test[i][j]) {
  919. ppcDcbf((unsigned long)&(membase[j]));
  920. return 0;
  921. }
  922. ppcDcbf((unsigned long)&(membase[j]));
  923. }
  924. if (j < NUMMEMWORDS)
  925. return 0;
  926. }
  927. /*
  928. * see if the rdclt value passed
  929. */
  930. if (i < NUMMEMTESTS)
  931. return 0;
  932. }
  933. }
  934. return 1;
  935. }
  936. static void program_tr1(void)
  937. {
  938. unsigned long tr0;
  939. unsigned long tr1;
  940. unsigned long cfg0;
  941. unsigned long ecc_temp;
  942. unsigned long dlycal;
  943. unsigned long dly_val;
  944. unsigned long k;
  945. unsigned long max_pass_length;
  946. unsigned long current_pass_length;
  947. unsigned long current_fail_length;
  948. unsigned long current_start;
  949. unsigned long rdclt;
  950. unsigned long rdclt_offset;
  951. long max_start;
  952. long max_end;
  953. long rdclt_average;
  954. unsigned char window_found;
  955. unsigned char fail_found;
  956. unsigned char pass_found;
  957. PPC4xx_SYS_INFO sys_info;
  958. /*
  959. * get the board info
  960. */
  961. get_sys_info(&sys_info);
  962. /*
  963. * get SDRAM Timing Register 0 (SDRAM_TR0) and clear bits
  964. */
  965. mfsdram(mem_tr1, tr1);
  966. tr1 &= ~(SDRAM_TR1_RDSS_MASK | SDRAM_TR1_RDSL_MASK |
  967. SDRAM_TR1_RDCD_MASK | SDRAM_TR1_RDCT_MASK);
  968. mfsdram(mem_tr0, tr0);
  969. if (((tr0 & SDRAM_TR0_SDCL_MASK) == SDRAM_TR0_SDCL_2_5_CLK) &&
  970. (sys_info.freqPLB > 100000000)) {
  971. tr1 |= SDRAM_TR1_RDSS_TR2;
  972. tr1 |= SDRAM_TR1_RDSL_STAGE3;
  973. tr1 |= SDRAM_TR1_RDCD_RCD_1_2;
  974. } else {
  975. tr1 |= SDRAM_TR1_RDSS_TR1;
  976. tr1 |= SDRAM_TR1_RDSL_STAGE2;
  977. tr1 |= SDRAM_TR1_RDCD_RCD_0_0;
  978. }
  979. /*
  980. * save CFG0 ECC setting to a temporary variable and turn ECC off
  981. */
  982. mfsdram(mem_cfg0, cfg0);
  983. ecc_temp = cfg0 & SDRAM_CFG0_MCHK_MASK;
  984. mtsdram(mem_cfg0, (cfg0 & ~SDRAM_CFG0_MCHK_MASK) | SDRAM_CFG0_MCHK_NON);
  985. /*
  986. * get the delay line calibration register value
  987. */
  988. mfsdram(mem_dlycal, dlycal);
  989. dly_val = SDRAM_DLYCAL_DLCV_DECODE(dlycal) << 2;
  990. max_pass_length = 0;
  991. max_start = 0;
  992. max_end = 0;
  993. current_pass_length = 0;
  994. current_fail_length = 0;
  995. current_start = 0;
  996. rdclt_offset = 0;
  997. window_found = FALSE;
  998. fail_found = FALSE;
  999. pass_found = FALSE;
  1000. debug("Starting memory test ");
  1001. for (k = 0; k < NUMHALFCYCLES; k++) {
  1002. for (rdclt = 0; rdclt < dly_val; rdclt++) {
  1003. /*
  1004. * Set the timing reg for the test.
  1005. */
  1006. mtsdram(mem_tr1, (tr1 | SDRAM_TR1_RDCT_ENCODE(rdclt)));
  1007. if (short_mem_test()) {
  1008. if (fail_found == TRUE) {
  1009. pass_found = TRUE;
  1010. if (current_pass_length == 0) {
  1011. current_start = rdclt_offset + rdclt;
  1012. }
  1013. current_fail_length = 0;
  1014. current_pass_length++;
  1015. if (current_pass_length > max_pass_length) {
  1016. max_pass_length = current_pass_length;
  1017. max_start = current_start;
  1018. max_end = rdclt_offset + rdclt;
  1019. }
  1020. }
  1021. } else {
  1022. current_pass_length = 0;
  1023. current_fail_length++;
  1024. if (current_fail_length >= (dly_val>>2)) {
  1025. if (fail_found == FALSE) {
  1026. fail_found = TRUE;
  1027. } else if (pass_found == TRUE) {
  1028. window_found = TRUE;
  1029. break;
  1030. }
  1031. }
  1032. }
  1033. }
  1034. debug(".");
  1035. if (window_found == TRUE) {
  1036. break;
  1037. }
  1038. tr1 = tr1 ^ SDRAM_TR1_RDCD_MASK;
  1039. rdclt_offset += dly_val;
  1040. }
  1041. debug("\n");
  1042. /*
  1043. * make sure we find the window
  1044. */
  1045. if (window_found == FALSE) {
  1046. printf("ERROR: Cannot determine a common read delay.\n");
  1047. spd_ddr_init_hang ();
  1048. }
  1049. /*
  1050. * restore the orignal ECC setting
  1051. */
  1052. mtsdram(mem_cfg0, (cfg0 & ~SDRAM_CFG0_MCHK_MASK) | ecc_temp);
  1053. /*
  1054. * set the SDRAM TR1 RDCD value
  1055. */
  1056. tr1 &= ~SDRAM_TR1_RDCD_MASK;
  1057. if ((tr0 & SDRAM_TR0_SDCL_MASK) == SDRAM_TR0_SDCL_2_5_CLK) {
  1058. tr1 |= SDRAM_TR1_RDCD_RCD_1_2;
  1059. } else {
  1060. tr1 |= SDRAM_TR1_RDCD_RCD_0_0;
  1061. }
  1062. /*
  1063. * set the SDRAM TR1 RDCLT value
  1064. */
  1065. tr1 &= ~SDRAM_TR1_RDCT_MASK;
  1066. while (max_end >= (dly_val << 1)) {
  1067. max_end -= (dly_val << 1);
  1068. max_start -= (dly_val << 1);
  1069. }
  1070. rdclt_average = ((max_start + max_end) >> 1);
  1071. if (rdclt_average < 0) {
  1072. rdclt_average = 0;
  1073. }
  1074. if (rdclt_average >= dly_val) {
  1075. rdclt_average -= dly_val;
  1076. tr1 = tr1 ^ SDRAM_TR1_RDCD_MASK;
  1077. }
  1078. tr1 |= SDRAM_TR1_RDCT_ENCODE(rdclt_average);
  1079. debug("tr1: %x\n", tr1);
  1080. /*
  1081. * program SDRAM Timing Register 1 TR1
  1082. */
  1083. mtsdram(mem_tr1, tr1);
  1084. }
  1085. static unsigned long program_bxcr(unsigned long *dimm_populated,
  1086. unsigned char *iic0_dimm_addr,
  1087. unsigned long num_dimm_banks)
  1088. {
  1089. unsigned long dimm_num;
  1090. unsigned long bank_base_addr;
  1091. unsigned long cr;
  1092. unsigned long i;
  1093. unsigned long j;
  1094. unsigned long temp;
  1095. unsigned char num_row_addr;
  1096. unsigned char num_col_addr;
  1097. unsigned char num_banks;
  1098. unsigned char bank_size_id;
  1099. unsigned long ctrl_bank_num[MAXBANKS];
  1100. unsigned long bx_cr_num;
  1101. unsigned long largest_size_index;
  1102. unsigned long largest_size;
  1103. unsigned long current_size_index;
  1104. BANKPARMS bank_parms[MAXBXCR];
  1105. unsigned long sorted_bank_num[MAXBXCR]; /* DDR Controller bank number table (sorted by size) */
  1106. unsigned long sorted_bank_size[MAXBXCR]; /* DDR Controller bank size table (sorted by size)*/
  1107. /*
  1108. * Set the BxCR regs. First, wipe out the bank config registers.
  1109. */
  1110. for (bx_cr_num = 0; bx_cr_num < MAXBXCR; bx_cr_num++) {
  1111. mtdcr(memcfga, mem_b0cr + (bx_cr_num << 2));
  1112. mtdcr(memcfgd, 0x00000000);
  1113. bank_parms[bx_cr_num].bank_size_bytes = 0;
  1114. }
  1115. #ifdef CONFIG_BAMBOO
  1116. /*
  1117. * This next section is hardware dependent and must be programmed
  1118. * to match the hardware. For bamboo, the following holds...
  1119. * 1. SDRAM0_B0CR: Bank 0 of dimm 0 ctrl_bank_num : 0 (soldered onboard)
  1120. * 2. SDRAM0_B1CR: Bank 0 of dimm 1 ctrl_bank_num : 1
  1121. * 3. SDRAM0_B2CR: Bank 1 of dimm 1 ctrl_bank_num : 1
  1122. * 4. SDRAM0_B3CR: Bank 0 of dimm 2 ctrl_bank_num : 3
  1123. * ctrl_bank_num corresponds to the first usable DDR controller bank number by DIMM
  1124. */
  1125. ctrl_bank_num[0] = 0;
  1126. ctrl_bank_num[1] = 1;
  1127. ctrl_bank_num[2] = 3;
  1128. #else
  1129. /*
  1130. * Ocotea, Ebony and the other IBM/AMCC eval boards have
  1131. * 2 DIMM slots with each max 2 banks
  1132. */
  1133. ctrl_bank_num[0] = 0;
  1134. ctrl_bank_num[1] = 2;
  1135. #endif
  1136. /*
  1137. * reset the bank_base address
  1138. */
  1139. bank_base_addr = CFG_SDRAM_BASE;
  1140. for (dimm_num = 0; dimm_num < num_dimm_banks; dimm_num++) {
  1141. if (dimm_populated[dimm_num] == TRUE) {
  1142. num_row_addr = spd_read(iic0_dimm_addr[dimm_num], 3);
  1143. num_col_addr = spd_read(iic0_dimm_addr[dimm_num], 4);
  1144. num_banks = spd_read(iic0_dimm_addr[dimm_num], 5);
  1145. bank_size_id = spd_read(iic0_dimm_addr[dimm_num], 31);
  1146. debug("DIMM%d: row=%d col=%d banks=%d\n", dimm_num,
  1147. num_row_addr, num_col_addr, num_banks);
  1148. /*
  1149. * Set the SDRAM0_BxCR regs
  1150. */
  1151. cr = 0;
  1152. switch (bank_size_id) {
  1153. case 0x02:
  1154. cr |= SDRAM_BXCR_SDSZ_8;
  1155. break;
  1156. case 0x04:
  1157. cr |= SDRAM_BXCR_SDSZ_16;
  1158. break;
  1159. case 0x08:
  1160. cr |= SDRAM_BXCR_SDSZ_32;
  1161. break;
  1162. case 0x10:
  1163. cr |= SDRAM_BXCR_SDSZ_64;
  1164. break;
  1165. case 0x20:
  1166. cr |= SDRAM_BXCR_SDSZ_128;
  1167. break;
  1168. case 0x40:
  1169. cr |= SDRAM_BXCR_SDSZ_256;
  1170. break;
  1171. case 0x80:
  1172. cr |= SDRAM_BXCR_SDSZ_512;
  1173. break;
  1174. default:
  1175. printf("DDR-SDRAM: DIMM %lu BxCR configuration.\n",
  1176. dimm_num);
  1177. printf("ERROR: Unsupported value for the banksize: %d.\n",
  1178. bank_size_id);
  1179. printf("Replace the DIMM module with a supported DIMM.\n\n");
  1180. spd_ddr_init_hang ();
  1181. }
  1182. switch (num_col_addr) {
  1183. case 0x08:
  1184. cr |= SDRAM_BXCR_SDAM_1;
  1185. break;
  1186. case 0x09:
  1187. cr |= SDRAM_BXCR_SDAM_2;
  1188. break;
  1189. case 0x0A:
  1190. cr |= SDRAM_BXCR_SDAM_3;
  1191. break;
  1192. case 0x0B:
  1193. cr |= SDRAM_BXCR_SDAM_4;
  1194. break;
  1195. default:
  1196. printf("DDR-SDRAM: DIMM %lu BxCR configuration.\n",
  1197. dimm_num);
  1198. printf("ERROR: Unsupported value for number of "
  1199. "column addresses: %d.\n", num_col_addr);
  1200. printf("Replace the DIMM module with a supported DIMM.\n\n");
  1201. spd_ddr_init_hang ();
  1202. }
  1203. /*
  1204. * enable the bank
  1205. */
  1206. cr |= SDRAM_BXCR_SDBE;
  1207. for (i = 0; i < num_banks; i++) {
  1208. bank_parms[ctrl_bank_num[dimm_num]+i].bank_size_bytes =
  1209. (4 << 20) * bank_size_id;
  1210. bank_parms[ctrl_bank_num[dimm_num]+i].cr = cr;
  1211. debug("DIMM%d-bank %d (SDRAM0_B%dCR): bank_size_bytes=%d\n",
  1212. dimm_num, i, ctrl_bank_num[dimm_num]+i,
  1213. bank_parms[ctrl_bank_num[dimm_num]+i].bank_size_bytes);
  1214. }
  1215. }
  1216. }
  1217. /* Initialize sort tables */
  1218. for (i = 0; i < MAXBXCR; i++) {
  1219. sorted_bank_num[i] = i;
  1220. sorted_bank_size[i] = bank_parms[i].bank_size_bytes;
  1221. }
  1222. for (i = 0; i < MAXBXCR-1; i++) {
  1223. largest_size = sorted_bank_size[i];
  1224. largest_size_index = 255;
  1225. /* Find the largest remaining value */
  1226. for (j = i + 1; j < MAXBXCR; j++) {
  1227. if (sorted_bank_size[j] > largest_size) {
  1228. /* Save largest remaining value and its index */
  1229. largest_size = sorted_bank_size[j];
  1230. largest_size_index = j;
  1231. }
  1232. }
  1233. if (largest_size_index != 255) {
  1234. /* Swap the current and largest values */
  1235. current_size_index = sorted_bank_num[largest_size_index];
  1236. sorted_bank_size[largest_size_index] = sorted_bank_size[i];
  1237. sorted_bank_size[i] = largest_size;
  1238. sorted_bank_num[largest_size_index] = sorted_bank_num[i];
  1239. sorted_bank_num[i] = current_size_index;
  1240. }
  1241. }
  1242. /* Set the SDRAM0_BxCR regs thanks to sort tables */
  1243. for (bx_cr_num = 0, bank_base_addr = 0; bx_cr_num < MAXBXCR; bx_cr_num++) {
  1244. if (bank_parms[sorted_bank_num[bx_cr_num]].bank_size_bytes) {
  1245. mtdcr(memcfga, mem_b0cr + (sorted_bank_num[bx_cr_num] << 2));
  1246. temp = mfdcr(memcfgd) & ~(SDRAM_BXCR_SDBA_MASK | SDRAM_BXCR_SDSZ_MASK |
  1247. SDRAM_BXCR_SDAM_MASK | SDRAM_BXCR_SDBE);
  1248. temp = temp | (bank_base_addr & SDRAM_BXCR_SDBA_MASK) |
  1249. bank_parms[sorted_bank_num[bx_cr_num]].cr;
  1250. mtdcr(memcfgd, temp);
  1251. bank_base_addr += bank_parms[sorted_bank_num[bx_cr_num]].bank_size_bytes;
  1252. debug("SDRAM0_B%dCR=0x%08lx\n", sorted_bank_num[bx_cr_num], temp);
  1253. }
  1254. }
  1255. return(bank_base_addr);
  1256. }
  1257. #endif /* CONFIG_SPD_EEPROM */