mcc200.c 7.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322
  1. /*
  2. * (C) Copyright 2003-2006
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * (C) Copyright 2004
  6. * Mark Jonas, Freescale Semiconductor, mark.jonas@motorola.com.
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #include <common.h>
  27. #include <mpc5xxx.h>
  28. #include <pci.h>
  29. //###CHD: es gibt eigentlich kein DDR bei uns -> weg damit!; dto. PCI!
  30. #if defined(CONFIG_MPC5200_DDR)
  31. #include "mt46v16m16-75.h"
  32. #else
  33. //#include "mt48lc16m16a2-75.h"
  34. #include "mt48lc8m32b2-6-7.h"
  35. #endif
  36. //###CHD: wenn RAMBOOT gehen wuerde, ....
  37. #ifndef CFG_RAMBOOT
  38. static void sdram_start (int hi_addr)
  39. {
  40. long hi_addr_bit = hi_addr ? 0x01000000 : 0;
  41. /* unlock mode register */
  42. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000000 | hi_addr_bit;
  43. __asm__ volatile ("sync");
  44. /* precharge all banks */
  45. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000002 | hi_addr_bit;
  46. __asm__ volatile ("sync");
  47. #if SDRAM_DDR
  48. /* set mode register: extended mode */
  49. *(vu_long *)MPC5XXX_SDRAM_MODE = SDRAM_EMODE;
  50. __asm__ volatile ("sync");
  51. /* set mode register: reset DLL */
  52. *(vu_long *)MPC5XXX_SDRAM_MODE = SDRAM_MODE | 0x04000000;
  53. __asm__ volatile ("sync");
  54. #endif
  55. /* precharge all banks */
  56. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000002 | hi_addr_bit;
  57. __asm__ volatile ("sync");
  58. /* auto refresh */
  59. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000004 | hi_addr_bit;
  60. __asm__ volatile ("sync");
  61. /* set mode register */
  62. *(vu_long *)MPC5XXX_SDRAM_MODE = SDRAM_MODE;
  63. __asm__ volatile ("sync");
  64. /* normal operation */
  65. *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | hi_addr_bit;
  66. __asm__ volatile ("sync");
  67. }
  68. #endif
  69. /*
  70. * ATTENTION: Although partially referenced initdram does NOT make real use
  71. * use of CFG_SDRAM_BASE. The code does not work if CFG_SDRAM_BASE
  72. * is something else than 0x00000000.
  73. */
  74. #if defined(CONFIG_MPC5200)
  75. long int initdram (int board_type)
  76. {
  77. ulong dramsize = 0;
  78. ulong dramsize2 = 0;
  79. #ifndef CFG_RAMBOOT
  80. ulong test1, test2;
  81. /* setup SDRAM chip selects */
  82. *(vu_long *)MPC5XXX_SDRAM_CS0CFG = 0x0000001e;/* 2G at 0x0 */
  83. *(vu_long *)MPC5XXX_SDRAM_CS1CFG = 0x80000000;/* disabled */
  84. __asm__ volatile ("sync");
  85. /* setup config registers */
  86. *(vu_long *)MPC5XXX_SDRAM_CONFIG1 = SDRAM_CONFIG1;
  87. *(vu_long *)MPC5XXX_SDRAM_CONFIG2 = SDRAM_CONFIG2;
  88. __asm__ volatile ("sync");
  89. #if SDRAM_DDR
  90. /* set tap delay */
  91. *(vu_long *)MPC5XXX_CDM_PORCFG = SDRAM_TAPDELAY;
  92. __asm__ volatile ("sync");
  93. #endif
  94. /* find RAM size using SDRAM CS0 only */
  95. sdram_start(0);
  96. test1 = get_ram_size((long *)CFG_SDRAM_BASE, 0x80000000);
  97. sdram_start(1);
  98. test2 = get_ram_size((long *)CFG_SDRAM_BASE, 0x80000000);
  99. if (test1 > test2) {
  100. sdram_start(0);
  101. dramsize = test1;
  102. } else {
  103. dramsize = test2;
  104. }
  105. /* memory smaller than 1MB is impossible */
  106. if (dramsize < (1 << 20)) {
  107. dramsize = 0;
  108. }
  109. /* set SDRAM CS0 size according to the amount of RAM found */
  110. if (dramsize > 0) {
  111. *(vu_long *)MPC5XXX_SDRAM_CS0CFG = 0x13 + __builtin_ffs(dramsize >> 20) - 1;
  112. } else {
  113. *(vu_long *)MPC5XXX_SDRAM_CS0CFG = 0; /* disabled */
  114. }
  115. /* let SDRAM CS1 start right after CS0 */
  116. *(vu_long *)MPC5XXX_SDRAM_CS1CFG = dramsize + 0x0000001e;/* 2G */
  117. /* find RAM size using SDRAM CS1 only */
  118. if (!dramsize)
  119. sdram_start(0);
  120. test2 = test1 = get_ram_size((long *)(CFG_SDRAM_BASE + dramsize), 0x80000000);
  121. if (!dramsize) {
  122. sdram_start(1);
  123. test2 = get_ram_size((long *)(CFG_SDRAM_BASE + dramsize), 0x80000000);
  124. }
  125. if (test1 > test2) {
  126. sdram_start(0);
  127. dramsize2 = test1;
  128. } else {
  129. dramsize2 = test2;
  130. }
  131. /* memory smaller than 1MB is impossible */
  132. if (dramsize2 < (1 << 20)) {
  133. dramsize2 = 0;
  134. }
  135. /* set SDRAM CS1 size according to the amount of RAM found */
  136. if (dramsize2 > 0) {
  137. *(vu_long *)MPC5XXX_SDRAM_CS1CFG = dramsize
  138. | (0x13 + __builtin_ffs(dramsize2 >> 20) - 1);
  139. } else {
  140. *(vu_long *)MPC5XXX_SDRAM_CS1CFG = dramsize; /* disabled */
  141. }
  142. #else /* CFG_RAMBOOT */
  143. /* retrieve size of memory connected to SDRAM CS0 */
  144. dramsize = *(vu_long *)MPC5XXX_SDRAM_CS0CFG & 0xFF;
  145. if (dramsize >= 0x13) {
  146. dramsize = (1 << (dramsize - 0x13)) << 20;
  147. } else {
  148. dramsize = 0;
  149. }
  150. /* retrieve size of memory connected to SDRAM CS1 */
  151. dramsize2 = *(vu_long *)MPC5XXX_SDRAM_CS1CFG & 0xFF;
  152. if (dramsize2 >= 0x13) {
  153. dramsize2 = (1 << (dramsize2 - 0x13)) << 20;
  154. } else {
  155. dramsize2 = 0;
  156. }
  157. #endif /* CFG_RAMBOOT */
  158. return dramsize + dramsize2;
  159. }
  160. //###CHD: sowas gibt es bei usn nicht!
  161. #elif defined(CONFIG_MGT5100)
  162. long int initdram (int board_type)
  163. {
  164. ulong dramsize = 0;
  165. #ifndef CFG_RAMBOOT
  166. ulong test1, test2;
  167. /* setup and enable SDRAM chip selects */
  168. *(vu_long *)MPC5XXX_SDRAM_START = 0x00000000;
  169. *(vu_long *)MPC5XXX_SDRAM_STOP = 0x0000ffff;/* 2G */
  170. *(vu_long *)MPC5XXX_ADDECR |= (1 << 22); /* Enable SDRAM */
  171. __asm__ volatile ("sync");
  172. /* setup config registers */
  173. *(vu_long *)MPC5XXX_SDRAM_CONFIG1 = SDRAM_CONFIG1;
  174. *(vu_long *)MPC5XXX_SDRAM_CONFIG2 = SDRAM_CONFIG2;
  175. /* address select register */
  176. *(vu_long *)MPC5XXX_SDRAM_XLBSEL = SDRAM_ADDRSEL;
  177. __asm__ volatile ("sync");
  178. /* find RAM size */
  179. sdram_start(0);
  180. test1 = get_ram_size((ulong *)CFG_SDRAM_BASE, 0x80000000);
  181. sdram_start(1);
  182. test2 = get_ram_size((ulong *)CFG_SDRAM_BASE, 0x80000000);
  183. if (test1 > test2) {
  184. sdram_start(0);
  185. dramsize = test1;
  186. } else {
  187. dramsize = test2;
  188. }
  189. /* set SDRAM end address according to size */
  190. *(vu_long *)MPC5XXX_SDRAM_STOP = ((dramsize - 1) >> 15);
  191. #else /* CFG_RAMBOOT */
  192. /* Retrieve amount of SDRAM available */
  193. dramsize = ((*(vu_long *)MPC5XXX_SDRAM_STOP + 1) << 15);
  194. #endif /* CFG_RAMBOOT */
  195. return dramsize;
  196. }
  197. #else
  198. #error Neither CONFIG_MPC5200 or CONFIG_MGT5100 defined
  199. #endif
  200. int checkboard (void)
  201. {
  202. puts ("Board: MCC200\n");
  203. return 0;
  204. }
  205. void flash_preinit(void)
  206. {
  207. /*
  208. * Now, when we are in RAM, enable flash write
  209. * access for detection process.
  210. * Note that CS_BOOT cannot be cleared when
  211. * executing in flash.
  212. */
  213. #if defined(CONFIG_MGT5100)
  214. *(vu_long *)MPC5XXX_ADDECR &= ~(1 << 25); /* disable CS_BOOT */
  215. *(vu_long *)MPC5XXX_ADDECR |= (1 << 16); /* enable CS0 */
  216. #endif
  217. *(vu_long *)MPC5XXX_BOOTCS_CFG &= ~0x1; /* clear RO */
  218. }
  219. void flash_afterinit(ulong start, ulong size)
  220. {
  221. #if defined(CONFIG_BOOT_ROM)
  222. /* adjust mapping */
  223. *(vu_long *)MPC5XXX_CS1_START =
  224. START_REG(start);
  225. *(vu_long *)MPC5XXX_CS1_STOP =
  226. STOP_REG(start, size);
  227. #else
  228. /* adjust mapping */
  229. *(vu_long *)MPC5XXX_BOOTCS_START = *(vu_long *)MPC5XXX_CS0_START =
  230. START_REG(start);
  231. *(vu_long *)MPC5XXX_BOOTCS_STOP = *(vu_long *)MPC5XXX_CS0_STOP =
  232. STOP_REG(start, size);
  233. #endif
  234. }
  235. extern flash_info_t flash_info[]; /* info for FLASH chips */
  236. int misc_init_r (void)
  237. {
  238. DECLARE_GLOBAL_DATA_PTR;
  239. /* adjust flash start */
  240. gd->bd->bi_flashstart = flash_info[0].start[0];
  241. return (0);
  242. }
  243. #ifdef CONFIG_PCI
  244. static struct pci_controller hose;
  245. extern void pci_mpc5xxx_init(struct pci_controller *);
  246. void pci_init_board(void)
  247. {
  248. pci_mpc5xxx_init(&hose);
  249. }
  250. #endif
  251. #if defined (CFG_CMD_IDE) && defined (CONFIG_IDE_RESET)
  252. void init_ide_reset (void)
  253. {
  254. debug ("init_ide_reset\n");
  255. }
  256. void ide_set_reset (int idereset)
  257. {
  258. debug ("ide_reset(%d)\n", idereset);
  259. }
  260. #endif /* defined (CFG_CMD_IDE) && defined (CONFIG_IDE_RESET) */
  261. #if (CONFIG_COMMANDS & CFG_CMD_DOC)
  262. extern void doc_probe (ulong physadr);
  263. void doc_init (void)
  264. {
  265. doc_probe (CFG_DOC_BASE);
  266. }
  267. #endif