t4qds.h 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893
  1. /*
  2. * Copyright 2011-2012 Freescale Semiconductor, Inc.
  3. *
  4. * See file CREDITS for list of people who contributed to this
  5. * project.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation; either version 2 of
  10. * the License, or (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  20. * MA 02111-1307 USA
  21. */
  22. /*
  23. * Corenet DS style board configuration file
  24. */
  25. #ifndef __CONFIG_H
  26. #define __CONFIG_H
  27. #ifdef CONFIG_RAMBOOT_PBL
  28. #define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
  29. #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
  30. #define CONFIG_PBLPBI_CONFIG $(SRCTREE)/board/freescale/t4qds/t4_pbi.cfg
  31. #define CONFIG_PBLRCW_CONFIG $(SRCTREE)/board/freescale/t4qds/t4_rcw.cfg
  32. #endif
  33. #define CONFIG_CMD_REGINFO
  34. /* High Level Configuration Options */
  35. #define CONFIG_BOOKE
  36. #define CONFIG_E6500
  37. #define CONFIG_E500 /* BOOKE e500 family */
  38. #define CONFIG_E500MC /* BOOKE e500mc family */
  39. #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
  40. #define CONFIG_MPC85xx /* MPC85xx/PQ3 platform */
  41. #define CONFIG_FSL_CORENET /* Freescale CoreNet platform */
  42. #define CONFIG_MP /* support multiple processors */
  43. #ifndef CONFIG_SYS_TEXT_BASE
  44. #define CONFIG_SYS_TEXT_BASE 0xeff80000
  45. #endif
  46. #ifndef CONFIG_RESET_VECTOR_ADDRESS
  47. #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
  48. #endif
  49. #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
  50. #define CONFIG_SYS_NUM_CPC CONFIG_NUM_DDR_CONTROLLERS
  51. #define CONFIG_FSL_IFC /* Enable IFC Support */
  52. #define CONFIG_PCI /* Enable PCI/PCIE */
  53. #define CONFIG_PCIE1 /* PCIE controler 1 */
  54. #define CONFIG_PCIE2 /* PCIE controler 2 */
  55. #define CONFIG_PCIE3 /* PCIE controler 3 */
  56. #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
  57. #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
  58. #define CONFIG_SYS_SRIO
  59. #define CONFIG_SRIO1 /* SRIO port 1 */
  60. #define CONFIG_SRIO2 /* SRIO port 2 */
  61. #define CONFIG_FSL_LAW /* Use common FSL init code */
  62. #define CONFIG_ENV_OVERWRITE
  63. #ifdef CONFIG_SYS_NO_FLASH
  64. #define CONFIG_ENV_IS_NOWHERE
  65. #else
  66. #define CONFIG_FLASH_CFI_DRIVER
  67. #define CONFIG_SYS_FLASH_CFI
  68. #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
  69. #endif
  70. #ifndef CONFIG_SYS_NO_FLASH
  71. #if defined(CONFIG_SPIFLASH)
  72. #define CONFIG_SYS_EXTRA_ENV_RELOC
  73. #define CONFIG_ENV_IS_IN_SPI_FLASH
  74. #define CONFIG_ENV_SPI_BUS 0
  75. #define CONFIG_ENV_SPI_CS 0
  76. #define CONFIG_ENV_SPI_MAX_HZ 10000000
  77. #define CONFIG_ENV_SPI_MODE 0
  78. #define CONFIG_ENV_SIZE 0x2000 /* 8KB */
  79. #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
  80. #define CONFIG_ENV_SECT_SIZE 0x10000
  81. #elif defined(CONFIG_SDCARD)
  82. #define CONFIG_SYS_EXTRA_ENV_RELOC
  83. #define CONFIG_ENV_IS_IN_MMC
  84. #define CONFIG_SYS_MMC_ENV_DEV 0
  85. #define CONFIG_ENV_SIZE 0x2000
  86. #define CONFIG_ENV_OFFSET (512 * 1097)
  87. #elif defined(CONFIG_NAND)
  88. #define CONFIG_SYS_EXTRA_ENV_RELOC
  89. #define CONFIG_ENV_IS_IN_NAND
  90. #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
  91. #define CONFIG_ENV_OFFSET (5 * CONFIG_SYS_NAND_BLOCK_SIZE)
  92. #else
  93. #define CONFIG_ENV_IS_IN_FLASH
  94. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
  95. #define CONFIG_ENV_SIZE 0x2000
  96. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
  97. #endif
  98. #else /* CONFIG_SYS_NO_FLASH */
  99. #define CONFIG_ENV_SIZE 0x2000
  100. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
  101. #endif
  102. #define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
  103. #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
  104. #ifndef __ASSEMBLY__
  105. unsigned long get_board_sys_clk(void);
  106. unsigned long get_board_ddr_clk(void);
  107. #endif
  108. /*
  109. * These can be toggled for performance analysis, otherwise use default.
  110. */
  111. #define CONFIG_SYS_CACHE_STASHING
  112. #define CONFIG_BTB /* toggle branch predition */
  113. #define CONFIG_DDR_ECC
  114. #ifdef CONFIG_DDR_ECC
  115. #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
  116. #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
  117. #endif
  118. #define CONFIG_ENABLE_36BIT_PHYS
  119. #ifdef CONFIG_PHYS_64BIT
  120. #define CONFIG_ADDR_MAP
  121. #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
  122. #endif
  123. #if 0
  124. #define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */
  125. #endif
  126. #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
  127. #define CONFIG_SYS_MEMTEST_END 0x00400000
  128. #define CONFIG_SYS_ALT_MEMTEST
  129. #define CONFIG_PANIC_HANG /* do not reset board on panic */
  130. /*
  131. * Config the L3 Cache as L3 SRAM
  132. */
  133. #define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE
  134. #ifdef CONFIG_PHYS_64BIT
  135. #define CONFIG_SYS_DCSRBAR 0xf0000000
  136. #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
  137. #endif
  138. /* EEPROM */
  139. #define CONFIG_ID_EEPROM
  140. #define CONFIG_SYS_I2C_EEPROM_NXID
  141. #define CONFIG_SYS_EEPROM_BUS_NUM 0
  142. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
  143. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  144. /*
  145. * DDR Setup
  146. */
  147. #define CONFIG_VERY_BIG_RAM
  148. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
  149. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  150. /* CONFIG_NUM_DDR_CONTROLLERS is defined in include/asm/config_mpc85xx.h */
  151. #define CONFIG_DIMM_SLOTS_PER_CTLR 2
  152. #define CONFIG_CHIP_SELECTS_PER_CTRL 4
  153. #define CONFIG_FSL_DDR_FIRST_SLOT_QUAD_CAPABLE
  154. #define CONFIG_DDR_SPD
  155. #define CONFIG_FSL_DDR3
  156. #define CONFIG_SYS_SPD_BUS_NUM 0
  157. #define SPD_EEPROM_ADDRESS1 0x51
  158. #define SPD_EEPROM_ADDRESS2 0x52
  159. #define SPD_EEPROM_ADDRESS3 0x53
  160. #define SPD_EEPROM_ADDRESS4 0x54
  161. #define SPD_EEPROM_ADDRESS5 0x55
  162. #define SPD_EEPROM_ADDRESS6 0x56
  163. #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */
  164. #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
  165. /*
  166. * IFC Definitions
  167. */
  168. #define CONFIG_SYS_FLASH_BASE 0xe0000000
  169. #ifdef CONFIG_PHYS_64BIT
  170. #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
  171. #else
  172. #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
  173. #endif
  174. #define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
  175. #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
  176. + 0x8000000) | \
  177. CSPR_PORT_SIZE_16 | \
  178. CSPR_MSEL_NOR | \
  179. CSPR_V)
  180. #define CONFIG_SYS_NOR1_CSPR_EXT (0xf)
  181. #define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
  182. CSPR_PORT_SIZE_16 | \
  183. CSPR_MSEL_NOR | \
  184. CSPR_V)
  185. #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
  186. /* NOR Flash Timing Params */
  187. #define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
  188. #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
  189. FTIM0_NOR_TEADC(0x5) | \
  190. FTIM0_NOR_TEAHC(0x5))
  191. #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
  192. FTIM1_NOR_TRAD_NOR(0x1A) |\
  193. FTIM1_NOR_TSEQRAD_NOR(0x13))
  194. #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
  195. FTIM2_NOR_TCH(0x4) | \
  196. FTIM2_NOR_TWPH(0x0E) | \
  197. FTIM2_NOR_TWP(0x1c))
  198. #define CONFIG_SYS_NOR_FTIM3 0x0
  199. #define CONFIG_SYS_FLASH_QUIET_TEST
  200. #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
  201. #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
  202. #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
  203. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  204. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  205. #define CONFIG_SYS_FLASH_EMPTY_INFO
  206. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS \
  207. + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
  208. #define CONFIG_FSL_QIXIS /* use common QIXIS code */
  209. #define QIXIS_BASE 0xffdf0000
  210. #define QIXIS_LBMAP_SWITCH 6
  211. #define QIXIS_LBMAP_MASK 0x0f
  212. #define QIXIS_LBMAP_SHIFT 0
  213. #define QIXIS_LBMAP_DFLTBANK 0x00
  214. #define QIXIS_LBMAP_ALTBANK 0x04
  215. #define QIXIS_RST_CTL_RESET 0x83
  216. #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
  217. #define QIXIS_RCFG_CTL_RECONFIG_START 0x21
  218. #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
  219. #ifdef CONFIG_PHYS_64BIT
  220. #define QIXIS_BASE_PHYS (0xf00000000ull | QIXIS_BASE)
  221. #else
  222. #define QIXIS_BASE_PHYS QIXIS_BASE
  223. #endif
  224. #define CONFIG_SYS_CSPR3_EXT (0xf)
  225. #define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
  226. | CSPR_PORT_SIZE_8 \
  227. | CSPR_MSEL_GPCM \
  228. | CSPR_V)
  229. #define CONFIG_SYS_AMASK3 IFC_AMASK(4 * 1024)
  230. #define CONFIG_SYS_CSOR3 0x0
  231. /* QIXIS Timing parameters for IFC CS3 */
  232. #define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
  233. FTIM0_GPCM_TEADC(0x0e) | \
  234. FTIM0_GPCM_TEAHC(0x0e))
  235. #define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
  236. FTIM1_GPCM_TRAD(0x3f))
  237. #define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
  238. FTIM2_GPCM_TCH(0x0) | \
  239. FTIM2_GPCM_TWP(0x1f))
  240. #define CONFIG_SYS_CS3_FTIM3 0x0
  241. /* NAND Flash on IFC */
  242. #define CONFIG_NAND_FSL_IFC
  243. #define CONFIG_SYS_NAND_BASE 0xff800000
  244. #ifdef CONFIG_PHYS_64BIT
  245. #define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
  246. #else
  247. #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
  248. #endif
  249. #define CONFIG_SYS_NAND_CSPR_EXT (0xf)
  250. #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
  251. | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
  252. | CSPR_MSEL_NAND /* MSEL = NAND */ \
  253. | CSPR_V)
  254. #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
  255. #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
  256. | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
  257. | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
  258. | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \
  259. | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
  260. | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
  261. | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
  262. #define CONFIG_SYS_NAND_ONFI_DETECTION
  263. /* ONFI NAND Flash mode0 Timing Params */
  264. #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
  265. FTIM0_NAND_TWP(0x18) | \
  266. FTIM0_NAND_TWCHT(0x07) | \
  267. FTIM0_NAND_TWH(0x0a))
  268. #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
  269. FTIM1_NAND_TWBE(0x39) | \
  270. FTIM1_NAND_TRR(0x0e) | \
  271. FTIM1_NAND_TRP(0x18))
  272. #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
  273. FTIM2_NAND_TREH(0x0a) | \
  274. FTIM2_NAND_TWHRE(0x1e))
  275. #define CONFIG_SYS_NAND_FTIM3 0x0
  276. #define CONFIG_SYS_NAND_DDR_LAW 11
  277. #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
  278. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  279. #define CONFIG_MTD_NAND_VERIFY_WRITE
  280. #define CONFIG_CMD_NAND
  281. #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
  282. #if defined(CONFIG_NAND)
  283. #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
  284. #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
  285. #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
  286. #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
  287. #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
  288. #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
  289. #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
  290. #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
  291. #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR0_CSPR_EXT
  292. #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR0_CSPR
  293. #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
  294. #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
  295. #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
  296. #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
  297. #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
  298. #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
  299. #else
  300. #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
  301. #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
  302. #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
  303. #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
  304. #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
  305. #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
  306. #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
  307. #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
  308. #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
  309. #define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
  310. #define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
  311. #define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
  312. #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
  313. #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
  314. #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
  315. #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
  316. #endif
  317. #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT
  318. #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR
  319. #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
  320. #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
  321. #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
  322. #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
  323. #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
  324. #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
  325. #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
  326. #if defined(CONFIG_RAMBOOT_PBL)
  327. #define CONFIG_SYS_RAMBOOT
  328. #endif
  329. #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
  330. #define CONFIG_MISC_INIT_R
  331. #define CONFIG_HWCONFIG
  332. /* define to use L1 as initial stack */
  333. #define CONFIG_L1_INIT_RAM
  334. #define CONFIG_SYS_INIT_RAM_LOCK
  335. #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
  336. #ifdef CONFIG_PHYS_64BIT
  337. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
  338. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe0ec000
  339. /* The assembler doesn't like typecast */
  340. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
  341. ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
  342. CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
  343. #else
  344. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS 0xfe0ec000 /* Initial L1 address */
  345. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
  346. #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
  347. #endif
  348. #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
  349. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
  350. GENERATED_GBL_DATA_SIZE)
  351. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  352. #define CONFIG_SYS_MONITOR_LEN (512 * 1024)
  353. #define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
  354. /* Serial Port - controlled on board with jumper J8
  355. * open - index 2
  356. * shorted - index 1
  357. */
  358. #define CONFIG_CONS_INDEX 1
  359. #define CONFIG_SYS_NS16550
  360. #define CONFIG_SYS_NS16550_SERIAL
  361. #define CONFIG_SYS_NS16550_REG_SIZE 1
  362. #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
  363. #define CONFIG_SYS_BAUDRATE_TABLE \
  364. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  365. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
  366. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
  367. #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
  368. #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
  369. /* Use the HUSH parser */
  370. #define CONFIG_SYS_HUSH_PARSER
  371. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  372. /* pass open firmware flat tree */
  373. #define CONFIG_OF_LIBFDT
  374. #define CONFIG_OF_BOARD_SETUP
  375. #define CONFIG_OF_STDOUT_VIA_ALIAS
  376. /* new uImage format support */
  377. #define CONFIG_FIT
  378. #define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */
  379. /* I2C */
  380. #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
  381. #define CONFIG_HARD_I2C /* I2C with hardware support */
  382. #define CONFIG_I2C_MULTI_BUS
  383. #define CONFIG_I2C_CMD_TREE
  384. #define CONFIG_SYS_I2C_SPEED 100000 /* I2C speed */
  385. #define CONFIG_SYS_I2C_SLAVE 0x7F
  386. #define CONFIG_SYS_I2C_OFFSET 0x118000
  387. #define CONFIG_SYS_I2C2_OFFSET 0x118100
  388. #define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */
  389. #define I2C_MUX_PCA_ADDR_SEC 0x76 /* I2C bus multiplexer,secondary */
  390. #define I2C_MUX_CH_DEFAULT 0x8
  391. #define I2C_MUX_CH_VOL_MONITOR 0xa
  392. #define I2C_MUX_CH_VSC3316_FS 0xc
  393. #define I2C_MUX_CH_VSC3316_BS 0xd
  394. /* Voltage monitor on channel 2*/
  395. #define I2C_VOL_MONITOR_ADDR 0x40
  396. #define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
  397. #define I2C_VOL_MONITOR_BUS_V_OVF 0x1
  398. #define I2C_VOL_MONITOR_BUS_V_SHIFT 3
  399. /* VSC Crossbar switches */
  400. #define CONFIG_VSC_CROSSBAR
  401. #define VSC3316_FSM_TX_ADDR 0x70
  402. #define VSC3316_FSM_RX_ADDR 0x71
  403. /*
  404. * RapidIO
  405. */
  406. #define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
  407. #ifdef CONFIG_PHYS_64BIT
  408. #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
  409. #else
  410. #define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000
  411. #endif
  412. #define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
  413. #define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
  414. #ifdef CONFIG_PHYS_64BIT
  415. #define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
  416. #else
  417. #define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000
  418. #endif
  419. #define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
  420. /*
  421. * for slave u-boot IMAGE instored in master memory space,
  422. * PHYS must be aligned based on the SIZE
  423. */
  424. #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef080000ull
  425. #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff80000ull
  426. #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x80000 /* 512K */
  427. #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff80000ull
  428. /*
  429. * for slave UCODE and ENV instored in master memory space,
  430. * PHYS must be aligned based on the SIZE
  431. */
  432. #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef040000ull
  433. #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
  434. #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
  435. /* slave core release by master*/
  436. #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
  437. #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
  438. /*
  439. * SRIO_PCIE_BOOT - SLAVE
  440. */
  441. #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
  442. #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
  443. #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
  444. (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
  445. #endif
  446. /*
  447. * eSPI - Enhanced SPI
  448. */
  449. #define CONFIG_FSL_ESPI
  450. #define CONFIG_SPI_FLASH
  451. #define CONFIG_SPI_FLASH_SST
  452. #define CONFIG_CMD_SF
  453. #define CONFIG_SF_DEFAULT_SPEED 10000000
  454. #define CONFIG_SF_DEFAULT_MODE 0
  455. /*
  456. * General PCI
  457. * Memory space is mapped 1-1, but I/O space must start from 0.
  458. */
  459. /* controller 1, direct to uli, tgtid 3, Base address 20000 */
  460. #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
  461. #ifdef CONFIG_PHYS_64BIT
  462. #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
  463. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
  464. #else
  465. #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
  466. #define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
  467. #endif
  468. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
  469. #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
  470. #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
  471. #ifdef CONFIG_PHYS_64BIT
  472. #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
  473. #else
  474. #define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000
  475. #endif
  476. #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
  477. /* controller 2, Slot 2, tgtid 2, Base address 201000 */
  478. #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
  479. #ifdef CONFIG_PHYS_64BIT
  480. #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
  481. #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
  482. #else
  483. #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
  484. #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
  485. #endif
  486. #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
  487. #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
  488. #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
  489. #ifdef CONFIG_PHYS_64BIT
  490. #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
  491. #else
  492. #define CONFIG_SYS_PCIE2_IO_PHYS 0xf8010000
  493. #endif
  494. #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
  495. /* controller 3, Slot 1, tgtid 1, Base address 202000 */
  496. #define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
  497. #ifdef CONFIG_PHYS_64BIT
  498. #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
  499. #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
  500. #else
  501. #define CONFIG_SYS_PCIE3_MEM_BUS 0xc0000000
  502. #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc0000000
  503. #endif
  504. #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
  505. #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
  506. #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
  507. #ifdef CONFIG_PHYS_64BIT
  508. #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
  509. #else
  510. #define CONFIG_SYS_PCIE3_IO_PHYS 0xf8020000
  511. #endif
  512. #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
  513. /* controller 4, Base address 203000 */
  514. #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
  515. #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull
  516. #define CONFIG_SYS_PCIE4_MEM_SIZE 0x20000000 /* 512M */
  517. #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
  518. #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
  519. #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
  520. /* Qman/Bman */
  521. #ifndef CONFIG_NOBQFMAN
  522. #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */
  523. #define CONFIG_SYS_BMAN_NUM_PORTALS 50
  524. #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
  525. #ifdef CONFIG_PHYS_64BIT
  526. #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
  527. #else
  528. #define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
  529. #endif
  530. #define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
  531. #define CONFIG_SYS_QMAN_NUM_PORTALS 50
  532. #define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
  533. #ifdef CONFIG_PHYS_64BIT
  534. #define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
  535. #else
  536. #define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
  537. #endif
  538. #define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
  539. #define CONFIG_SYS_DPAA_FMAN
  540. #define CONFIG_SYS_DPAA_PME
  541. #define CONFIG_SYS_PMAN
  542. #define CONFIG_SYS_DPAA_DCE
  543. #define CONFIG_SYS_INTERLAKEN
  544. /* Default address of microcode for the Linux Fman driver */
  545. #if defined(CONFIG_SPIFLASH)
  546. /*
  547. * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
  548. * env, so we got 0x110000.
  549. */
  550. #define CONFIG_SYS_QE_FW_IN_SPIFLASH
  551. #define CONFIG_SYS_QE_FMAN_FW_ADDR 0x110000
  552. #elif defined(CONFIG_SDCARD)
  553. /*
  554. * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
  555. * about 545KB (1089 blocks), Env is stored after the image, and the env size is
  556. * 0x2000 (16 blocks), 8 + 1089 + 16 = 1113, enlarge it to 1130.
  557. */
  558. #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
  559. #define CONFIG_SYS_QE_FMAN_FW_ADDR (512 * 1130)
  560. #elif defined(CONFIG_NAND)
  561. #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
  562. #define CONFIG_SYS_QE_FMAN_FW_ADDR (6 * CONFIG_SYS_NAND_BLOCK_SIZE)
  563. #else
  564. #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
  565. #define CONFIG_SYS_QE_FMAN_FW_ADDR 0xEFF40000
  566. #endif
  567. #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
  568. #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
  569. #endif /* CONFIG_NOBQFMAN */
  570. #ifdef CONFIG_SYS_DPAA_FMAN
  571. #define CONFIG_FMAN_ENET
  572. #define CONFIG_PHYLIB_10G
  573. #define CONFIG_PHY_VITESSE
  574. #define CONFIG_PHY_TERANETICS
  575. #define SGMII_CARD_PORT1_PHY_ADDR 0x1C
  576. #define SGMII_CARD_PORT2_PHY_ADDR 0x1D
  577. #define SGMII_CARD_PORT3_PHY_ADDR 0x1E
  578. #define SGMII_CARD_PORT4_PHY_ADDR 0x1F
  579. #define FM1_10GEC1_PHY_ADDR 0x0
  580. #define FM1_10GEC2_PHY_ADDR 0x1
  581. #define FM2_10GEC1_PHY_ADDR 0x2
  582. #define FM2_10GEC2_PHY_ADDR 0x3
  583. #endif
  584. #ifdef CONFIG_PCI
  585. #define CONFIG_NET_MULTI
  586. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  587. #define CONFIG_E1000
  588. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  589. #define CONFIG_DOS_PARTITION
  590. #endif /* CONFIG_PCI */
  591. /* SATA */
  592. #ifdef CONFIG_FSL_SATA_V2
  593. #define CONFIG_LIBATA
  594. #define CONFIG_FSL_SATA
  595. #define CONFIG_SYS_SATA_MAX_DEVICE 2
  596. #define CONFIG_SATA1
  597. #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
  598. #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
  599. #define CONFIG_SATA2
  600. #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
  601. #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
  602. #define CONFIG_LBA48
  603. #define CONFIG_CMD_SATA
  604. #define CONFIG_DOS_PARTITION
  605. #define CONFIG_CMD_EXT2
  606. #endif
  607. #ifdef CONFIG_FMAN_ENET
  608. #define CONFIG_MII /* MII PHY management */
  609. #define CONFIG_ETHPRIME "FM1@DTSEC1"
  610. #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
  611. #endif
  612. /*
  613. * Environment
  614. */
  615. #define CONFIG_LOADS_ECHO /* echo on for serial download */
  616. #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
  617. /*
  618. * Command line configuration.
  619. */
  620. #include <config_cmd_default.h>
  621. #define CONFIG_CMD_DHCP
  622. #define CONFIG_CMD_ELF
  623. #define CONFIG_CMD_ERRATA
  624. #define CONFIG_CMD_GREPENV
  625. #define CONFIG_CMD_IRQ
  626. #define CONFIG_CMD_I2C
  627. #define CONFIG_CMD_MII
  628. #define CONFIG_CMD_PING
  629. #define CONFIG_CMD_SETEXPR
  630. #ifdef CONFIG_PCI
  631. #define CONFIG_CMD_PCI
  632. #define CONFIG_CMD_NET
  633. #endif
  634. /*
  635. * USB
  636. */
  637. #define CONFIG_CMD_USB
  638. #define CONFIG_USB_STORAGE
  639. #define CONFIG_USB_EHCI
  640. #define CONFIG_USB_EHCI_FSL
  641. #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
  642. #define CONFIG_CMD_EXT2
  643. #define CONFIG_HAS_FSL_DR_USB
  644. #define CONFIG_MMC
  645. #ifdef CONFIG_MMC
  646. #define CONFIG_FSL_ESDHC
  647. #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
  648. #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
  649. #define CONFIG_CMD_MMC
  650. #define CONFIG_GENERIC_MMC
  651. #define CONFIG_CMD_EXT2
  652. #define CONFIG_CMD_FAT
  653. #define CONFIG_DOS_PARTITION
  654. #endif
  655. /*
  656. * Miscellaneous configurable options
  657. */
  658. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  659. #define CONFIG_CMDLINE_EDITING /* Command-line editing */
  660. #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
  661. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  662. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  663. #ifdef CONFIG_CMD_KGDB
  664. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  665. #else
  666. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  667. #endif
  668. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
  669. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  670. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
  671. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks*/
  672. /*
  673. * For booting Linux, the board info and command line data
  674. * have to be in the first 64 MB of memory, since this is
  675. * the maximum mapped by the Linux kernel during initialization.
  676. */
  677. #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
  678. #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
  679. #ifdef CONFIG_CMD_KGDB
  680. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  681. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  682. #endif
  683. /*
  684. * Environment Configuration
  685. */
  686. #define CONFIG_ROOTPATH "/opt/nfsroot"
  687. #define CONFIG_BOOTFILE "uImage"
  688. #define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/
  689. /* default location for tftp and bootm */
  690. #define CONFIG_LOADADDR 1000000
  691. #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
  692. #define CONFIG_BAUDRATE 115200
  693. #define __USB_PHY_TYPE utmi
  694. /*
  695. * T4240 has 3 DDR controllers. Default to 3way_4KB interleaving. It can be
  696. * 3way_1KB, 3way_4KB, 3way_8KB. T4160 has 2 DDR controllers. Default to
  697. * cacheline interleaving. It can be cacheline, page, bank, superbank.
  698. * See doc/README.fsl-ddr for details.
  699. */
  700. #ifdef CONFIG_PPC_T4240
  701. #define CTRL_INTLV_PREFERED 3way_4KB
  702. #else
  703. #define CTRL_INTLV_PREFERED cacheline
  704. #endif
  705. #define CONFIG_EXTRA_ENV_SETTINGS \
  706. "hwconfig=fsl_ddr:" \
  707. "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \
  708. "bank_intlv=auto;" \
  709. "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
  710. "netdev=eth0\0" \
  711. "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
  712. "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
  713. "tftpflash=tftpboot $loadaddr $uboot && " \
  714. "protect off $ubootaddr +$filesize && " \
  715. "erase $ubootaddr +$filesize && " \
  716. "cp.b $loadaddr $ubootaddr $filesize && " \
  717. "protect on $ubootaddr +$filesize && " \
  718. "cmp.b $loadaddr $ubootaddr $filesize\0" \
  719. "consoledev=ttyS0\0" \
  720. "ramdiskaddr=2000000\0" \
  721. "ramdiskfile=t4240qds/ramdisk.uboot\0" \
  722. "fdtaddr=c00000\0" \
  723. "fdtfile=t4240qds/t4240qds.dtb\0" \
  724. "bdev=sda3\0" \
  725. "c=ffe\0"
  726. /* For emulation this causes u-boot to jump to the start of the proof point
  727. app code automatically */
  728. #define CONFIG_PROOF_POINTS \
  729. "setenv bootargs root=/dev/$bdev rw " \
  730. "console=$consoledev,$baudrate $othbootargs;" \
  731. "cpu 1 release 0x29000000 - - -;" \
  732. "cpu 2 release 0x29000000 - - -;" \
  733. "cpu 3 release 0x29000000 - - -;" \
  734. "cpu 4 release 0x29000000 - - -;" \
  735. "cpu 5 release 0x29000000 - - -;" \
  736. "cpu 6 release 0x29000000 - - -;" \
  737. "cpu 7 release 0x29000000 - - -;" \
  738. "go 0x29000000"
  739. #define CONFIG_HVBOOT \
  740. "setenv bootargs config-addr=0x60000000; " \
  741. "bootm 0x01000000 - 0x00f00000"
  742. #define CONFIG_ALU \
  743. "setenv bootargs root=/dev/$bdev rw " \
  744. "console=$consoledev,$baudrate $othbootargs;" \
  745. "cpu 1 release 0x01000000 - - -;" \
  746. "cpu 2 release 0x01000000 - - -;" \
  747. "cpu 3 release 0x01000000 - - -;" \
  748. "cpu 4 release 0x01000000 - - -;" \
  749. "cpu 5 release 0x01000000 - - -;" \
  750. "cpu 6 release 0x01000000 - - -;" \
  751. "cpu 7 release 0x01000000 - - -;" \
  752. "go 0x01000000"
  753. #define CONFIG_LINUX \
  754. "setenv bootargs root=/dev/ram rw " \
  755. "console=$consoledev,$baudrate $othbootargs;" \
  756. "setenv ramdiskaddr 0x02000000;" \
  757. "setenv fdtaddr 0x00c00000;" \
  758. "setenv loadaddr 0x1000000;" \
  759. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  760. #define CONFIG_HDBOOT \
  761. "setenv bootargs root=/dev/$bdev rw " \
  762. "console=$consoledev,$baudrate $othbootargs;" \
  763. "tftp $loadaddr $bootfile;" \
  764. "tftp $fdtaddr $fdtfile;" \
  765. "bootm $loadaddr - $fdtaddr"
  766. #define CONFIG_NFSBOOTCOMMAND \
  767. "setenv bootargs root=/dev/nfs rw " \
  768. "nfsroot=$serverip:$rootpath " \
  769. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  770. "console=$consoledev,$baudrate $othbootargs;" \
  771. "tftp $loadaddr $bootfile;" \
  772. "tftp $fdtaddr $fdtfile;" \
  773. "bootm $loadaddr - $fdtaddr"
  774. #define CONFIG_RAMBOOTCOMMAND \
  775. "setenv bootargs root=/dev/ram rw " \
  776. "console=$consoledev,$baudrate $othbootargs;" \
  777. "tftp $ramdiskaddr $ramdiskfile;" \
  778. "tftp $loadaddr $bootfile;" \
  779. "tftp $fdtaddr $fdtfile;" \
  780. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  781. #define CONFIG_BOOTCOMMAND CONFIG_LINUX
  782. #ifdef CONFIG_SECURE_BOOT
  783. #include <asm/fsl_secure_boot.h>
  784. #endif
  785. #endif /* __CONFIG_H */