MPC837XEMDS.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684
  1. /*
  2. * Copyright (C) 2007 Freescale Semiconductor, Inc.
  3. * Dave Liu <daveliu@freescale.com>
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License as
  7. * published by the Free Software Foundation; either version 2 of
  8. * the License, or (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  18. * MA 02111-1307 USA
  19. */
  20. #ifndef __CONFIG_H
  21. #define __CONFIG_H
  22. /*
  23. * High Level Configuration Options
  24. */
  25. #define CONFIG_E300 1 /* E300 family */
  26. #define CONFIG_MPC83xx 1 /* MPC83xx family */
  27. #define CONFIG_MPC837x 1 /* MPC837x CPU specific */
  28. #define CONFIG_MPC837XEMDS 1 /* MPC837XEMDS board specific */
  29. /*
  30. * System Clock Setup
  31. */
  32. #ifdef CONFIG_PCISLAVE
  33. #define CONFIG_83XX_PCICLK 66000000 /* in HZ */
  34. #else
  35. #define CONFIG_83XX_CLKIN 66000000 /* in Hz */
  36. #endif
  37. #ifndef CONFIG_SYS_CLK_FREQ
  38. #define CONFIG_SYS_CLK_FREQ 66000000
  39. #endif
  40. /*
  41. * Hardware Reset Configuration Word
  42. * if CLKIN is 66MHz, then
  43. * CSB = 396MHz, CORE = 594MHz, DDRC = 396MHz, LBC = 396MHz
  44. */
  45. #define CONFIG_SYS_HRCW_LOW (\
  46. HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
  47. HRCWL_DDR_TO_SCB_CLK_1X1 |\
  48. HRCWL_SVCOD_DIV_2 |\
  49. HRCWL_CSB_TO_CLKIN_6X1 |\
  50. HRCWL_CORE_TO_CSB_1_5X1)
  51. #ifdef CONFIG_PCISLAVE
  52. #define CONFIG_SYS_HRCW_HIGH (\
  53. HRCWH_PCI_AGENT |\
  54. HRCWH_PCI1_ARBITER_DISABLE |\
  55. HRCWH_CORE_ENABLE |\
  56. HRCWH_FROM_0XFFF00100 |\
  57. HRCWH_BOOTSEQ_DISABLE |\
  58. HRCWH_SW_WATCHDOG_DISABLE |\
  59. HRCWH_ROM_LOC_LOCAL_16BIT |\
  60. HRCWH_RL_EXT_LEGACY |\
  61. HRCWH_TSEC1M_IN_RGMII |\
  62. HRCWH_TSEC2M_IN_RGMII |\
  63. HRCWH_BIG_ENDIAN |\
  64. HRCWH_LDP_CLEAR)
  65. #else
  66. #define CONFIG_SYS_HRCW_HIGH (\
  67. HRCWH_PCI_HOST |\
  68. HRCWH_PCI1_ARBITER_ENABLE |\
  69. HRCWH_CORE_ENABLE |\
  70. HRCWH_FROM_0X00000100 |\
  71. HRCWH_BOOTSEQ_DISABLE |\
  72. HRCWH_SW_WATCHDOG_DISABLE |\
  73. HRCWH_ROM_LOC_LOCAL_16BIT |\
  74. HRCWH_RL_EXT_LEGACY |\
  75. HRCWH_TSEC1M_IN_RGMII |\
  76. HRCWH_TSEC2M_IN_RGMII |\
  77. HRCWH_BIG_ENDIAN |\
  78. HRCWH_LDP_CLEAR)
  79. #endif
  80. /* Arbiter Configuration Register */
  81. #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth is 4 */
  82. #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count is 4 */
  83. /* System Priority Control Register */
  84. #define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC1/2 emergency has highest priority */
  85. /*
  86. * IP blocks clock configuration
  87. */
  88. #define CONFIG_SYS_SCCR_TSEC1CM 1 /* CSB:eTSEC1 = 1:1 */
  89. #define CONFIG_SYS_SCCR_TSEC2CM 1 /* CSB:eTSEC2 = 1:1 */
  90. #define CONFIG_SYS_SCCR_SATACM SCCR_SATACM_2 /* CSB:SATA[0:3] = 2:1 */
  91. /*
  92. * System IO Config
  93. */
  94. #define CONFIG_SYS_SICRH 0x00000000
  95. #define CONFIG_SYS_SICRL 0x00000000
  96. /*
  97. * Output Buffer Impedance
  98. */
  99. #define CONFIG_SYS_OBIR 0x31100000
  100. #define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */
  101. #define CONFIG_BOARD_EARLY_INIT_R
  102. #define CONFIG_HWCONFIG
  103. /*
  104. * IMMR new address
  105. */
  106. #define CONFIG_SYS_IMMR 0xE0000000
  107. /*
  108. * DDR Setup
  109. */
  110. #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
  111. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
  112. #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
  113. #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
  114. #define CONFIG_SYS_83XX_DDR_USES_CS0
  115. #define CONFIG_SYS_DDRCDR_VALUE 0x80080001 /* ODT 150ohm on SoC */
  116. #undef CONFIG_DDR_ECC /* support DDR ECC function */
  117. #undef CONFIG_DDR_ECC_CMD /* Use DDR ECC user commands */
  118. #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
  119. #define CONFIG_NEVER_ASSERT_ODT_TO_CPU /* Never assert ODT to internal IOs */
  120. #if defined(CONFIG_SPD_EEPROM)
  121. #define SPD_EEPROM_ADDRESS 0x51 /* I2C address of DDR SODIMM SPD */
  122. #else
  123. /*
  124. * Manually set up DDR parameters
  125. * WHITE ELECTRONIC DESIGNS - W3HG64M72EEU403PD4 SO-DIMM
  126. * consist of nine chips from SAMSUNG K4T51083QE-ZC(L)D5
  127. */
  128. #define CONFIG_SYS_DDR_SIZE 512 /* MB */
  129. #define CONFIG_SYS_DDR_CS0_BNDS 0x0000001f
  130. #define CONFIG_SYS_DDR_CS0_CONFIG ( CSCONFIG_EN \
  131. | 0x00010000 /* ODT_WR to CSn */ \
  132. | CSCONFIG_ROW_BIT_14 | CSCONFIG_COL_BIT_10 )
  133. /* 0x80010202 */
  134. #define CONFIG_SYS_DDR_TIMING_3 0x00000000
  135. #define CONFIG_SYS_DDR_TIMING_0 ( ( 0 << TIMING_CFG0_RWT_SHIFT ) \
  136. | ( 0 << TIMING_CFG0_WRT_SHIFT ) \
  137. | ( 0 << TIMING_CFG0_RRT_SHIFT ) \
  138. | ( 0 << TIMING_CFG0_WWT_SHIFT ) \
  139. | ( 6 << TIMING_CFG0_ACT_PD_EXIT_SHIFT ) \
  140. | ( 2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT ) \
  141. | ( 8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT ) \
  142. | ( 2 << TIMING_CFG0_MRS_CYC_SHIFT ) )
  143. /* 0x00620802 */
  144. #define CONFIG_SYS_DDR_TIMING_1 ( ( 3 << TIMING_CFG1_PRETOACT_SHIFT ) \
  145. | ( 9 << TIMING_CFG1_ACTTOPRE_SHIFT ) \
  146. | ( 3 << TIMING_CFG1_ACTTORW_SHIFT ) \
  147. | ( 5 << TIMING_CFG1_CASLAT_SHIFT ) \
  148. | (13 << TIMING_CFG1_REFREC_SHIFT ) \
  149. | ( 3 << TIMING_CFG1_WRREC_SHIFT ) \
  150. | ( 2 << TIMING_CFG1_ACTTOACT_SHIFT ) \
  151. | ( 2 << TIMING_CFG1_WRTORD_SHIFT ) )
  152. /* 0x3935d322 */
  153. #define CONFIG_SYS_DDR_TIMING_2 ( ( 1 << TIMING_CFG2_ADD_LAT_SHIFT ) \
  154. | ( 6 << TIMING_CFG2_CPO_SHIFT ) \
  155. | ( 2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT ) \
  156. | ( 4 << TIMING_CFG2_RD_TO_PRE_SHIFT ) \
  157. | ( 2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT ) \
  158. | ( 3 << TIMING_CFG2_CKE_PLS_SHIFT ) \
  159. | ( 8 << TIMING_CFG2_FOUR_ACT_SHIFT) )
  160. /* 0x131088c8 */
  161. #define CONFIG_SYS_DDR_INTERVAL ( ( 0x03E0 << SDRAM_INTERVAL_REFINT_SHIFT ) \
  162. | ( 0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT ) )
  163. /* 0x03E00100 */
  164. #define CONFIG_SYS_DDR_SDRAM_CFG 0x43000000
  165. #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00001000 /* 1 posted refresh */
  166. #define CONFIG_SYS_DDR_MODE ( ( 0x0448 << SDRAM_MODE_ESD_SHIFT ) \
  167. | ( 0x1432 << SDRAM_MODE_SD_SHIFT ) )
  168. /* ODT 150ohm CL=3, AL=1 on SDRAM */
  169. #define CONFIG_SYS_DDR_MODE2 0x00000000
  170. #endif
  171. /*
  172. * Memory test
  173. */
  174. #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
  175. #define CONFIG_SYS_MEMTEST_START 0x00040000 /* memtest region */
  176. #define CONFIG_SYS_MEMTEST_END 0x00140000
  177. /*
  178. * The reserved memory
  179. */
  180. #define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
  181. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  182. #define CONFIG_SYS_RAMBOOT
  183. #else
  184. #undef CONFIG_SYS_RAMBOOT
  185. #endif
  186. /* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
  187. #define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */
  188. #define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
  189. /*
  190. * Initial RAM Base Address Setup
  191. */
  192. #define CONFIG_SYS_INIT_RAM_LOCK 1
  193. #define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
  194. #define CONFIG_SYS_INIT_RAM_END 0x1000 /* End of used area in RAM */
  195. #define CONFIG_SYS_GBL_DATA_SIZE 0x100 /* num bytes initial data */
  196. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  197. /*
  198. * Local Bus Configuration & Clock Setup
  199. */
  200. #define CONFIG_SYS_LCRR (LCRR_DBYP | LCRR_CLKDIV_8)
  201. #define CONFIG_SYS_LBC_LBCR 0x00000000
  202. /*
  203. * FLASH on the Local Bus
  204. */
  205. #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
  206. #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
  207. #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
  208. #define CONFIG_SYS_FLASH_SIZE 32 /* max FLASH size is 32M */
  209. #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
  210. #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE /* Window base at flash base */
  211. #define CONFIG_SYS_LBLAWAR0_PRELIM 0x80000018 /* 32MB window size */
  212. #define CONFIG_SYS_BR0_PRELIM ( CONFIG_SYS_FLASH_BASE /* Flash Base address */ \
  213. | (2 << BR_PS_SHIFT) /* 16 bit port size */ \
  214. | BR_V ) /* valid */
  215. #define CONFIG_SYS_OR0_PRELIM ( (~(CONFIG_SYS_FLASH_SIZE - 1) << 20) \
  216. | OR_UPM_XAM \
  217. | OR_GPCM_CSNT \
  218. | OR_GPCM_ACS_DIV2 \
  219. | OR_GPCM_XACS \
  220. | OR_GPCM_SCY_15 \
  221. | OR_GPCM_TRLX \
  222. | OR_GPCM_EHTR \
  223. | OR_GPCM_EAD )
  224. /* 0xFE000FF7 */
  225. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
  226. #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */
  227. #undef CONFIG_SYS_FLASH_CHECKSUM
  228. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  229. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  230. /*
  231. * BCSR on the Local Bus
  232. */
  233. #define CONFIG_SYS_BCSR 0xF8000000
  234. #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_BCSR /* Access window base at BCSR base */
  235. #define CONFIG_SYS_LBLAWAR1_PRELIM 0x8000000E /* Access window size 32K */
  236. #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_BCSR | 0x00000801) /* Port size=8bit, MSEL=GPCM */
  237. #define CONFIG_SYS_OR1_PRELIM 0xFFFFE9f7 /* length 32K */
  238. /*
  239. * NAND Flash on the Local Bus
  240. */
  241. #define CONFIG_CMD_NAND 1
  242. #define CONFIG_MTD_NAND_VERIFY_WRITE 1
  243. #define CONFIG_SYS_MAX_NAND_DEVICE 1
  244. #define CONFIG_NAND_FSL_ELBC 1
  245. #define CONFIG_SYS_NAND_BASE 0xE0600000 /* 0xE0600000 */
  246. #define CONFIG_SYS_BR3_PRELIM ( CONFIG_SYS_NAND_BASE \
  247. | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
  248. | BR_PS_8 /* Port Size = 8 bit */ \
  249. | BR_MS_FCM /* MSEL = FCM */ \
  250. | BR_V ) /* valid */
  251. #define CONFIG_SYS_OR3_PRELIM ( 0xFFFF8000 /* length 32K */ \
  252. | OR_FCM_BCTLD \
  253. | OR_FCM_CST \
  254. | OR_FCM_CHT \
  255. | OR_FCM_SCY_1 \
  256. | OR_FCM_RST \
  257. | OR_FCM_TRLX \
  258. | OR_FCM_EHTR )
  259. /* 0xFFFF919E */
  260. #define CONFIG_SYS_LBLAWBAR3_PRELIM CONFIG_SYS_NAND_BASE
  261. #define CONFIG_SYS_LBLAWAR3_PRELIM 0x8000000E /* 32KB */
  262. /*
  263. * Serial Port
  264. */
  265. #define CONFIG_CONS_INDEX 1
  266. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  267. #define CONFIG_SYS_NS16550
  268. #define CONFIG_SYS_NS16550_SERIAL
  269. #define CONFIG_SYS_NS16550_REG_SIZE 1
  270. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  271. #define CONFIG_SYS_BAUDRATE_TABLE \
  272. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
  273. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
  274. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
  275. /* Use the HUSH parser */
  276. #define CONFIG_SYS_HUSH_PARSER
  277. #ifdef CONFIG_SYS_HUSH_PARSER
  278. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  279. #endif
  280. /* Pass open firmware flat tree */
  281. #define CONFIG_OF_LIBFDT 1
  282. #define CONFIG_OF_BOARD_SETUP 1
  283. #define CONFIG_OF_STDOUT_VIA_ALIAS 1
  284. #define CONFIG_SYS_64BIT_STRTOUL 1
  285. #define CONFIG_SYS_64BIT_VSPRINTF 1
  286. /* I2C */
  287. #define CONFIG_HARD_I2C /* I2C with hardware support */
  288. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  289. #define CONFIG_FSL_I2C
  290. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  291. #define CONFIG_SYS_I2C_SLAVE 0x7F
  292. #define CONFIG_SYS_I2C_NOPROBES {0x51} /* Don't probe these addrs */
  293. #define CONFIG_SYS_I2C_OFFSET 0x3000
  294. #define CONFIG_SYS_I2C2_OFFSET 0x3100
  295. /*
  296. * Config on-board RTC
  297. */
  298. #define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */
  299. #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
  300. /*
  301. * General PCI
  302. * Addresses are mapped 1-1.
  303. */
  304. #define CONFIG_SYS_PCI_MEM_BASE 0x80000000
  305. #define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE
  306. #define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */
  307. #define CONFIG_SYS_PCI_MMIO_BASE 0x90000000
  308. #define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE
  309. #define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */
  310. #define CONFIG_SYS_PCI_IO_BASE 0x00000000
  311. #define CONFIG_SYS_PCI_IO_PHYS 0xE0300000
  312. #define CONFIG_SYS_PCI_IO_SIZE 0x100000 /* 1M */
  313. #define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE
  314. #define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000
  315. #define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000
  316. #define CONFIG_SYS_PCIE1_BASE 0xA0000000
  317. #define CONFIG_SYS_PCIE1_CFG_BASE 0xA0000000
  318. #define CONFIG_SYS_PCIE1_CFG_SIZE 0x08000000
  319. #define CONFIG_SYS_PCIE1_MEM_BASE 0xA8000000
  320. #define CONFIG_SYS_PCIE1_MEM_PHYS 0xA8000000
  321. #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000
  322. #define CONFIG_SYS_PCIE1_IO_BASE 0x00000000
  323. #define CONFIG_SYS_PCIE1_IO_PHYS 0xB8000000
  324. #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000
  325. #define CONFIG_SYS_PCIE2_BASE 0xC0000000
  326. #define CONFIG_SYS_PCIE2_CFG_BASE 0xC0000000
  327. #define CONFIG_SYS_PCIE2_CFG_SIZE 0x08000000
  328. #define CONFIG_SYS_PCIE2_MEM_BASE 0xC8000000
  329. #define CONFIG_SYS_PCIE2_MEM_PHYS 0xC8000000
  330. #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000
  331. #define CONFIG_SYS_PCIE2_IO_BASE 0x00000000
  332. #define CONFIG_SYS_PCIE2_IO_PHYS 0xD8000000
  333. #define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000
  334. #ifdef CONFIG_PCI
  335. #ifndef __ASSEMBLY__
  336. extern int board_pci_host_broken(void);
  337. #endif
  338. #define CONFIG_83XX_GENERIC_PCI 1 /* Use generic PCI setup */
  339. #define CONFIG_83XX_GENERIC_PCIE 1
  340. #define CONFIG_PQ_MDS_PIB 1 /* PQ MDS Platform IO Board */
  341. #define CONFIG_HAS_FSL_DR_USB 1 /* fixup device tree for the DR USB */
  342. #define CONFIG_NET_MULTI
  343. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  344. #undef CONFIG_EEPRO100
  345. #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  346. #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
  347. #endif /* CONFIG_PCI */
  348. #ifndef CONFIG_NET_MULTI
  349. #define CONFIG_NET_MULTI 1
  350. #endif
  351. /*
  352. * TSEC
  353. */
  354. #define CONFIG_TSEC_ENET /* TSEC ethernet support */
  355. #define CONFIG_SYS_TSEC1_OFFSET 0x24000
  356. #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
  357. #define CONFIG_SYS_TSEC2_OFFSET 0x25000
  358. #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
  359. /*
  360. * TSEC ethernet configuration
  361. */
  362. #define CONFIG_MII 1 /* MII PHY management */
  363. #define CONFIG_TSEC1 1
  364. #define CONFIG_TSEC1_NAME "eTSEC0"
  365. #define CONFIG_TSEC2 1
  366. #define CONFIG_TSEC2_NAME "eTSEC1"
  367. #define TSEC1_PHY_ADDR 2
  368. #define TSEC2_PHY_ADDR 3
  369. #define TSEC1_PHY_ADDR_SGMII 8
  370. #define TSEC2_PHY_ADDR_SGMII 4
  371. #define TSEC1_PHYIDX 0
  372. #define TSEC2_PHYIDX 0
  373. #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  374. #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  375. /* Options are: TSEC[0-1] */
  376. #define CONFIG_ETHPRIME "eTSEC1"
  377. /* SERDES */
  378. #define CONFIG_FSL_SERDES
  379. #define CONFIG_FSL_SERDES1 0xe3000
  380. #define CONFIG_FSL_SERDES2 0xe3100
  381. /*
  382. * SATA
  383. */
  384. #define CONFIG_LIBATA
  385. #define CONFIG_FSL_SATA
  386. #define CONFIG_SYS_SATA_MAX_DEVICE 2
  387. #define CONFIG_SATA1
  388. #define CONFIG_SYS_SATA1_OFFSET 0x18000
  389. #define CONFIG_SYS_SATA1 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET)
  390. #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
  391. #define CONFIG_SATA2
  392. #define CONFIG_SYS_SATA2_OFFSET 0x19000
  393. #define CONFIG_SYS_SATA2 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET)
  394. #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
  395. #ifdef CONFIG_FSL_SATA
  396. #define CONFIG_LBA48
  397. #define CONFIG_CMD_SATA
  398. #define CONFIG_DOS_PARTITION
  399. #define CONFIG_CMD_EXT2
  400. #endif
  401. /*
  402. * Environment
  403. */
  404. #ifndef CONFIG_SYS_RAMBOOT
  405. #define CONFIG_ENV_IS_IN_FLASH 1
  406. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
  407. #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
  408. #define CONFIG_ENV_SIZE 0x2000
  409. #else
  410. #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
  411. #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
  412. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
  413. #define CONFIG_ENV_SIZE 0x2000
  414. #endif
  415. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  416. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  417. /*
  418. * BOOTP options
  419. */
  420. #define CONFIG_BOOTP_BOOTFILESIZE
  421. #define CONFIG_BOOTP_BOOTPATH
  422. #define CONFIG_BOOTP_GATEWAY
  423. #define CONFIG_BOOTP_HOSTNAME
  424. /*
  425. * Command line configuration.
  426. */
  427. #include <config_cmd_default.h>
  428. #define CONFIG_CMD_PING
  429. #define CONFIG_CMD_I2C
  430. #define CONFIG_CMD_MII
  431. #define CONFIG_CMD_DATE
  432. #if defined(CONFIG_PCI)
  433. #define CONFIG_CMD_PCI
  434. #endif
  435. #if defined(CONFIG_SYS_RAMBOOT)
  436. #undef CONFIG_CMD_SAVEENV
  437. #undef CONFIG_CMD_LOADS
  438. #endif
  439. #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
  440. #undef CONFIG_WATCHDOG /* watchdog disabled */
  441. #define CONFIG_MMC 1
  442. #ifdef CONFIG_MMC
  443. #define CONFIG_FSL_ESDHC
  444. #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC83xx_ESDHC_ADDR
  445. #define CONFIG_CMD_MMC
  446. #define CONFIG_GENERIC_MMC
  447. #define CONFIG_CMD_EXT2
  448. #define CONFIG_CMD_FAT
  449. #define CONFIG_DOS_PARTITION
  450. #endif
  451. /*
  452. * Miscellaneous configurable options
  453. */
  454. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  455. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  456. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  457. #if defined(CONFIG_CMD_KGDB)
  458. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  459. #else
  460. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  461. #endif
  462. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  463. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  464. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  465. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
  466. /*
  467. * For booting Linux, the board info and command line data
  468. * have to be in the first 8 MB of memory, since this is
  469. * the maximum mapped by the Linux kernel during initialization.
  470. */
  471. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  472. /*
  473. * Core HID Setup
  474. */
  475. #define CONFIG_SYS_HID0_INIT 0x000000000
  476. #define CONFIG_SYS_HID0_FINAL HID0_ENABLE_MACHINE_CHECK
  477. #define CONFIG_SYS_HID2 HID2_HBE
  478. /*
  479. * MMU Setup
  480. */
  481. #define CONFIG_HIGH_BATS 1 /* High BATs supported */
  482. /* DDR: cache cacheable */
  483. #define CONFIG_SYS_SDRAM_LOWER CONFIG_SYS_SDRAM_BASE
  484. #define CONFIG_SYS_SDRAM_UPPER (CONFIG_SYS_SDRAM_BASE + 0x10000000)
  485. #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_LOWER | BATL_PP_10 | BATL_MEMCOHERENCE)
  486. #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_LOWER | BATU_BL_256M | BATU_VS | BATU_VP)
  487. #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
  488. #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
  489. #define CONFIG_SYS_IBAT1L (CONFIG_SYS_SDRAM_UPPER | BATL_PP_10 | BATL_MEMCOHERENCE)
  490. #define CONFIG_SYS_IBAT1U (CONFIG_SYS_SDRAM_UPPER | BATU_BL_256M | BATU_VS | BATU_VP)
  491. #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
  492. #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
  493. /* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */
  494. #define CONFIG_SYS_IBAT2L (CONFIG_SYS_IMMR | BATL_PP_10 | \
  495. BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  496. #define CONFIG_SYS_IBAT2U (CONFIG_SYS_IMMR | BATU_BL_8M | BATU_VS | BATU_VP)
  497. #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
  498. #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
  499. /* BCSR: cache-inhibit and guarded */
  500. #define CONFIG_SYS_IBAT3L (CONFIG_SYS_BCSR | BATL_PP_10 | \
  501. BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  502. #define CONFIG_SYS_IBAT3U (CONFIG_SYS_BCSR | BATU_BL_128K | BATU_VS | BATU_VP)
  503. #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
  504. #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
  505. /* FLASH: icache cacheable, but dcache-inhibit and guarded */
  506. #define CONFIG_SYS_IBAT4L (CONFIG_SYS_FLASH_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
  507. #define CONFIG_SYS_IBAT4U (CONFIG_SYS_FLASH_BASE | BATU_BL_32M | BATU_VS | BATU_VP)
  508. #define CONFIG_SYS_DBAT4L (CONFIG_SYS_FLASH_BASE | BATL_PP_10 | \
  509. BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  510. #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
  511. /* Stack in dcache: cacheable, no memory coherence */
  512. #define CONFIG_SYS_IBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_10)
  513. #define CONFIG_SYS_IBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
  514. #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
  515. #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
  516. #ifdef CONFIG_PCI
  517. /* PCI MEM space: cacheable */
  518. #define CONFIG_SYS_IBAT6L (CONFIG_SYS_PCI_MEM_PHYS | BATL_PP_10 | BATL_MEMCOHERENCE)
  519. #define CONFIG_SYS_IBAT6U (CONFIG_SYS_PCI_MEM_PHYS | BATU_BL_256M | BATU_VS | BATU_VP)
  520. #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
  521. #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
  522. /* PCI MMIO space: cache-inhibit and guarded */
  523. #define CONFIG_SYS_IBAT7L (CONFIG_SYS_PCI_MMIO_PHYS | BATL_PP_10 | \
  524. BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  525. #define CONFIG_SYS_IBAT7U (CONFIG_SYS_PCI_MMIO_PHYS | BATU_BL_256M | BATU_VS | BATU_VP)
  526. #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
  527. #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
  528. #else
  529. #define CONFIG_SYS_IBAT6L (0)
  530. #define CONFIG_SYS_IBAT6U (0)
  531. #define CONFIG_SYS_IBAT7L (0)
  532. #define CONFIG_SYS_IBAT7U (0)
  533. #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
  534. #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
  535. #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
  536. #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
  537. #endif
  538. /*
  539. * Internal Definitions
  540. *
  541. * Boot Flags
  542. */
  543. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  544. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  545. #if defined(CONFIG_CMD_KGDB)
  546. #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
  547. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  548. #endif
  549. /*
  550. * Environment Configuration
  551. */
  552. #define CONFIG_ENV_OVERWRITE
  553. #if defined(CONFIG_TSEC_ENET)
  554. #define CONFIG_HAS_ETH0
  555. #define CONFIG_ETHADDR 00:E0:0C:00:83:79
  556. #define CONFIG_HAS_ETH1
  557. #define CONFIG_ETH1ADDR 00:E0:0C:00:83:78
  558. #endif
  559. #define CONFIG_BAUDRATE 115200
  560. #define CONFIG_LOADADDR 500000 /* default location for tftp and bootm */
  561. #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
  562. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  563. #define CONFIG_EXTRA_ENV_SETTINGS \
  564. "netdev=eth0\0" \
  565. "consoledev=ttyS0\0" \
  566. "ramdiskaddr=1000000\0" \
  567. "ramdiskfile=ramfs.83xx\0" \
  568. "fdtaddr=400000\0" \
  569. "fdtfile=mpc8379_mds.dtb\0" \
  570. ""
  571. #define CONFIG_NFSBOOTCOMMAND \
  572. "setenv bootargs root=/dev/nfs rw " \
  573. "nfsroot=$serverip:$rootpath " \
  574. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  575. "console=$consoledev,$baudrate $othbootargs;" \
  576. "tftp $loadaddr $bootfile;" \
  577. "tftp $fdtaddr $fdtfile;" \
  578. "bootm $loadaddr - $fdtaddr"
  579. #define CONFIG_RAMBOOTCOMMAND \
  580. "setenv bootargs root=/dev/ram rw " \
  581. "console=$consoledev,$baudrate $othbootargs;" \
  582. "tftp $ramdiskaddr $ramdiskfile;" \
  583. "tftp $loadaddr $bootfile;" \
  584. "tftp $fdtaddr $fdtfile;" \
  585. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  586. #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
  587. #endif /* __CONFIG_H */