ethernut5.c 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270
  1. /*
  2. * (C) Copyright 2011
  3. * egnite GmbH <info@egnite.de>
  4. *
  5. * (C) Copyright 2010
  6. * Ole Reinhardt <ole.reinhardt@thermotemp.de>
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. /*
  27. * Ethernut 5 general board support
  28. *
  29. * Ethernut is an open source hardware and software project for
  30. * embedded Ethernet devices. Hardware layouts and CAD files are
  31. * freely available under BSD-like license.
  32. *
  33. * Ethernut 5 is the first member of the Ethernut board family
  34. * with U-Boot and Linux support. This implementation is based
  35. * on the original work done by Ole Reinhardt, but heavily modified
  36. * to support additional features and the latest board revision 5.0F.
  37. *
  38. * Main board components are by default:
  39. *
  40. * Atmel AT91SAM9XE512 CPU with 512 kBytes NOR Flash
  41. * 2 x 64 MBytes Micron MT48LC32M16A2P SDRAM
  42. * 512 MBytes Micron MT29F4G08ABADA NAND Flash
  43. * 4 MBytes Atmel AT45DB321D DataFlash
  44. * SMSC LAN8710 Ethernet PHY
  45. * Atmel ATmega168 MCU used for power management
  46. * Linear Technology LTC4411 PoE controller
  47. *
  48. * U-Boot relevant board interfaces are:
  49. *
  50. * 100 Mbit Ethernet with IEEE 802.3af PoE
  51. * RS-232 serial port
  52. * USB host and device
  53. * MMC/SD-Card slot
  54. * Expansion port with I2C, SPI and more...
  55. *
  56. * Typically the U-Boot image is loaded from serial DataFlash into
  57. * SDRAM by the samboot boot loader, which is located in internal
  58. * NOR Flash and provides all essential initializations like CPU
  59. * and peripheral clocks and, of course, the SDRAM configuration.
  60. *
  61. * For testing purposes it is also possibly to directly transfer
  62. * the image into SDRAM via JTAG. A tested configuration exists
  63. * for the Turtelizer 2 hardware dongle and the OpenOCD software.
  64. * In this case the latter will do the basic hardware configuration
  65. * via its reset-init script.
  66. *
  67. * For additional information visit the project home page at
  68. * http://www.ethernut.de/
  69. */
  70. #include <common.h>
  71. #include <net.h>
  72. #include <netdev.h>
  73. #include <miiphy.h>
  74. #include <i2c.h>
  75. #include <spi.h>
  76. #include <dataflash.h>
  77. #include <mmc.h>
  78. #include <asm/arch/at91sam9260.h>
  79. #include <asm/arch/at91sam9260_matrix.h>
  80. #include <asm/arch/at91sam9_smc.h>
  81. #include <asm/arch/at91_common.h>
  82. #include <asm/arch/at91_pmc.h>
  83. #include <asm/arch/at91_spi.h>
  84. #include <asm/arch/gpio.h>
  85. #include <asm/io.h>
  86. #include "ethernut5_pwrman.h"
  87. DECLARE_GLOBAL_DATA_PTR;
  88. AT91S_DATAFLASH_INFO dataflash_info[CONFIG_SYS_MAX_DATAFLASH_BANKS];
  89. struct dataflash_addr cs[CONFIG_SYS_MAX_DATAFLASH_BANKS] = {
  90. {CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0, 0}
  91. };
  92. /*
  93. * In fact we have 7 partitions, but u-boot supports 5 only. This is
  94. * no big deal, because the first partition is reserved for applications
  95. * and the last one is used by Nut/OS. Both need not to be visible here.
  96. */
  97. dataflash_protect_t area_list[NB_DATAFLASH_AREA] = {
  98. { 0x00021000, 0x00041FFF, FLAG_PROTECT_SET, 0, "setup" },
  99. { 0x00042000, 0x000C5FFF, FLAG_PROTECT_SET, 0, "uboot" },
  100. { 0x000C6000, 0x00359FFF, FLAG_PROTECT_SET, 0, "kernel" },
  101. { 0x0035A000, 0x003DDFFF, FLAG_PROTECT_SET, 0, "nutos" },
  102. { 0x003DE000, 0x003FEFFF, FLAG_PROTECT_CLEAR, 0, "env" }
  103. };
  104. /*
  105. * This is called last during early initialization. Most of the basic
  106. * hardware interfaces are up and running.
  107. *
  108. * The SDRAM hardware has been configured by the first stage boot loader.
  109. * We only need to announce its size, using u-boot's memory check.
  110. */
  111. int dram_init(void)
  112. {
  113. gd->ram_size = get_ram_size(
  114. (void *)CONFIG_SYS_SDRAM_BASE,
  115. CONFIG_SYS_SDRAM_SIZE);
  116. return 0;
  117. }
  118. #ifdef CONFIG_CMD_NAND
  119. static void ethernut5_nand_hw_init(void)
  120. {
  121. struct at91_smc *smc = (struct at91_smc *)ATMEL_BASE_SMC;
  122. struct at91_matrix *matrix = (struct at91_matrix *)ATMEL_BASE_MATRIX;
  123. unsigned long csa;
  124. /* Assign CS3 to NAND/SmartMedia Interface */
  125. csa = readl(&matrix->ebicsa);
  126. csa |= AT91_MATRIX_CS3A_SMC_SMARTMEDIA;
  127. writel(csa, &matrix->ebicsa);
  128. /* Configure SMC CS3 for NAND/SmartMedia */
  129. writel(AT91_SMC_SETUP_NWE(1) | AT91_SMC_SETUP_NCS_WR(0) |
  130. AT91_SMC_SETUP_NRD(1) | AT91_SMC_SETUP_NCS_RD(0),
  131. &smc->cs[3].setup);
  132. writel(AT91_SMC_PULSE_NWE(3) | AT91_SMC_PULSE_NCS_WR(3) |
  133. AT91_SMC_PULSE_NRD(3) | AT91_SMC_PULSE_NCS_RD(3),
  134. &smc->cs[3].pulse);
  135. writel(AT91_SMC_CYCLE_NWE(5) | AT91_SMC_CYCLE_NRD(5),
  136. &smc->cs[3].cycle);
  137. writel(AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE |
  138. AT91_SMC_MODE_EXNW_DISABLE |
  139. AT91_SMC_MODE_DBW_8 |
  140. AT91_SMC_MODE_TDF_CYCLE(2),
  141. &smc->cs[3].mode);
  142. #ifdef CONFIG_SYS_NAND_READY_PIN
  143. /* Ready pin is optional. */
  144. at91_set_pio_input(CONFIG_SYS_NAND_READY_PIN, 1);
  145. #endif
  146. at91_set_pio_output(CONFIG_SYS_NAND_ENABLE_PIN, 1);
  147. }
  148. #endif
  149. /*
  150. * This is called first during late initialization.
  151. */
  152. int board_init(void)
  153. {
  154. struct at91_pmc *pmc = (struct at91_pmc *)ATMEL_BASE_PMC;
  155. /* Enable clocks for all PIOs */
  156. writel((1 << ATMEL_ID_PIOA) | (1 << ATMEL_ID_PIOB) |
  157. (1 << ATMEL_ID_PIOC),
  158. &pmc->pcer);
  159. /* Set adress of boot parameters. */
  160. gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
  161. /* Initialize UARTs and power management. */
  162. at91_seriald_hw_init();
  163. ethernut5_power_init();
  164. #ifdef CONFIG_CMD_NAND
  165. ethernut5_nand_hw_init();
  166. #endif
  167. #ifdef CONFIG_HAS_DATAFLASH
  168. at91_spi0_hw_init(1 << 0);
  169. #endif
  170. return 0;
  171. }
  172. #ifdef CONFIG_MACB
  173. /*
  174. * This is optionally called last during late initialization.
  175. */
  176. int board_eth_init(bd_t *bis)
  177. {
  178. const char *devname;
  179. unsigned short mode;
  180. struct at91_pmc *pmc = (struct at91_pmc *)ATMEL_BASE_PMC;
  181. /* Enable on-chip EMAC clock. */
  182. writel(1 << ATMEL_ID_EMAC0, &pmc->pcer);
  183. /* Need to reset PHY via power management. */
  184. ethernut5_phy_reset();
  185. /* Set peripheral pins. */
  186. at91_macb_hw_init();
  187. /* Basic EMAC initialization. */
  188. if (macb_eth_initialize(0, (void *)ATMEL_BASE_EMAC0, CONFIG_PHY_ID))
  189. return -1;
  190. /*
  191. * Early board revisions have a pull-down at the PHY's MODE0
  192. * strap pin, which forces the PHY into power down. Here we
  193. * switch to all-capable mode.
  194. */
  195. devname = miiphy_get_current_dev();
  196. if (miiphy_read(devname, 0, 18, &mode) == 0) {
  197. /* Set mode[2:0] to 0b111. */
  198. mode |= 0x00E0;
  199. miiphy_write(devname, 0, 18, mode);
  200. /* Soft reset overrides strap pins. */
  201. miiphy_write(devname, 0, MII_BMCR, BMCR_RESET);
  202. }
  203. /* Sync environment with network devices, needed for nfsroot. */
  204. return eth_init(gd->bd);
  205. }
  206. #endif
  207. #ifdef CONFIG_GENERIC_ATMEL_MCI
  208. int board_mmc_init(bd_t *bd)
  209. {
  210. struct at91_pmc *pmc = (struct at91_pmc *)ATMEL_BASE_PMC;
  211. /* Enable MCI clock. */
  212. writel(1 << ATMEL_ID_MCI, &pmc->pcer);
  213. /* Initialize MCI hardware. */
  214. at91_mci_hw_init();
  215. /* Register the device. */
  216. return atmel_mci_init((void *)ATMEL_BASE_MCI);
  217. }
  218. int board_mmc_getcd(u8 *cd, struct mmc *mmc)
  219. {
  220. *cd = at91_get_pio_value(CONFIG_SYS_MMC_CD_PIN) ? 1 : 0;
  221. return 0;
  222. }
  223. #endif
  224. #ifdef CONFIG_ATMEL_SPI
  225. /*
  226. * Note, that u-boot uses different code for SPI bus access. While
  227. * memory routines use automatic chip select control, the serial
  228. * flash support requires 'manual' GPIO control. Thus, we switch
  229. * modes.
  230. */
  231. void spi_cs_activate(struct spi_slave *slave)
  232. {
  233. /* Enable NPCS0 in GPIO mode. This disables peripheral control. */
  234. at91_set_pio_output(AT91_PIO_PORTA, 3, 0);
  235. }
  236. void spi_cs_deactivate(struct spi_slave *slave)
  237. {
  238. /* Disable NPCS0 in GPIO mode. */
  239. at91_set_pio_output(AT91_PIO_PORTA, 3, 1);
  240. /* Switch back to peripheral chip select control. */
  241. at91_set_a_periph(AT91_PIO_PORTA, 3, 1);
  242. }
  243. int spi_cs_is_valid(unsigned int bus, unsigned int cs)
  244. {
  245. return bus == 0 && cs == 0;
  246. }
  247. #endif