da850_lowlevel.c 8.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291
  1. /*
  2. * SoC-specific lowlevel code for DA850
  3. *
  4. * Copyright (C) 2011
  5. * Heiko Schocher, DENX Software Engineering, hs@denx.de.
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  23. */
  24. #include <common.h>
  25. #include <nand.h>
  26. #include <ns16550.h>
  27. #include <post.h>
  28. #include <asm/arch/da850_lowlevel.h>
  29. #include <asm/arch/hardware.h>
  30. #include <asm/arch/davinci_misc.h>
  31. #include <asm/arch/ddr2_defs.h>
  32. #include <asm/arch/emif_defs.h>
  33. #include <asm/arch/pll_defs.h>
  34. void da850_waitloop(unsigned long loopcnt)
  35. {
  36. unsigned long i;
  37. for (i = 0; i < loopcnt; i++)
  38. asm(" NOP");
  39. }
  40. int da850_pll_init(struct davinci_pllc_regs *reg, unsigned long pllmult)
  41. {
  42. if (reg == davinci_pllc0_regs)
  43. /* Unlock PLL registers. */
  44. clrbits_le32(&davinci_syscfg_regs->cfgchip0, PLL_MASTER_LOCK);
  45. /*
  46. * Set PLLENSRC '0',bit 5, PLL Enable(PLLEN) selection is controlled
  47. * through MMR
  48. */
  49. clrbits_le32(&reg->pllctl, PLLCTL_PLLENSRC);
  50. /* PLLCTL.EXTCLKSRC bit 9 should be left at 0 for Freon */
  51. clrbits_le32(&reg->pllctl, PLLCTL_EXTCLKSRC);
  52. /* Set PLLEN=0 => PLL BYPASS MODE */
  53. clrbits_le32(&reg->pllctl, PLLCTL_PLLEN);
  54. da850_waitloop(150);
  55. if (reg == davinci_pllc0_regs) {
  56. /*
  57. * Select the Clock Mode bit 8 as External Clock or On Chip
  58. * Oscilator
  59. */
  60. dv_maskbits(&reg->pllctl, ~PLLCTL_RES_9);
  61. setbits_le32(&reg->pllctl,
  62. (CONFIG_SYS_DV_CLKMODE << PLLCTL_CLOCK_MODE_SHIFT));
  63. }
  64. /* Clear PLLRST bit to reset the PLL */
  65. clrbits_le32(&reg->pllctl, PLLCTL_PLLRST);
  66. /* Disable the PLL output */
  67. setbits_le32(&reg->pllctl, PLLCTL_PLLDIS);
  68. /* PLL initialization sequence */
  69. /*
  70. * Power up the PLL- PWRDN bit set to 0 to bring the PLL out of
  71. * power down bit
  72. */
  73. clrbits_le32(&reg->pllctl, PLLCTL_PLLPWRDN);
  74. /* Enable the PLL from Disable Mode PLLDIS bit to 0 */
  75. clrbits_le32(&reg->pllctl, PLLCTL_PLLDIS);
  76. /* Program the required multiplier value in PLLM */
  77. writel(pllmult, &reg->pllm);
  78. /* program the postdiv */
  79. if (reg == davinci_pllc0_regs)
  80. writel((PLL_POSTDEN | CONFIG_SYS_DA850_PLL0_POSTDIV),
  81. &reg->postdiv);
  82. else
  83. writel((PLL_POSTDEN | CONFIG_SYS_DA850_PLL1_POSTDIV),
  84. &reg->postdiv);
  85. /*
  86. * Check for the GOSTAT bit in PLLSTAT to clear to 0 to indicate that
  87. * no GO operation is currently in progress
  88. */
  89. while ((readl(&reg->pllstat) & PLLCMD_GOSTAT) == PLLCMD_GOSTAT)
  90. ;
  91. if (reg == davinci_pllc0_regs) {
  92. writel(CONFIG_SYS_DA850_PLL0_PLLDIV1, &reg->plldiv1);
  93. writel(CONFIG_SYS_DA850_PLL0_PLLDIV2, &reg->plldiv2);
  94. writel(CONFIG_SYS_DA850_PLL0_PLLDIV3, &reg->plldiv3);
  95. writel(CONFIG_SYS_DA850_PLL0_PLLDIV4, &reg->plldiv4);
  96. writel(CONFIG_SYS_DA850_PLL0_PLLDIV5, &reg->plldiv5);
  97. writel(CONFIG_SYS_DA850_PLL0_PLLDIV6, &reg->plldiv6);
  98. writel(CONFIG_SYS_DA850_PLL0_PLLDIV7, &reg->plldiv7);
  99. } else {
  100. writel(CONFIG_SYS_DA850_PLL1_PLLDIV1, &reg->plldiv1);
  101. writel(CONFIG_SYS_DA850_PLL1_PLLDIV2, &reg->plldiv2);
  102. writel(CONFIG_SYS_DA850_PLL1_PLLDIV3, &reg->plldiv3);
  103. }
  104. /*
  105. * Set the GOSET bit in PLLCMD to 1 to initiate a new divider
  106. * transition.
  107. */
  108. setbits_le32(&reg->pllcmd, PLLCMD_GOSTAT);
  109. /*
  110. * Wait for the GOSTAT bit in PLLSTAT to clear to 0
  111. * (completion of phase alignment).
  112. */
  113. while ((readl(&reg->pllstat) & PLLCMD_GOSTAT) == PLLCMD_GOSTAT)
  114. ;
  115. /* Wait for PLL to reset properly. See PLL spec for PLL reset time */
  116. da850_waitloop(200);
  117. /* Set the PLLRST bit in PLLCTL to 1 to bring the PLL out of reset */
  118. setbits_le32(&reg->pllctl, PLLCTL_PLLRST);
  119. /* Wait for PLL to lock. See PLL spec for PLL lock time */
  120. da850_waitloop(2400);
  121. /*
  122. * Set the PLLEN bit in PLLCTL to 1 to remove the PLL from bypass
  123. * mode
  124. */
  125. setbits_le32(&reg->pllctl, PLLCTL_PLLEN);
  126. /*
  127. * clear EMIFA and EMIFB clock source settings, let them
  128. * run off SYSCLK
  129. */
  130. if (reg == davinci_pllc0_regs)
  131. dv_maskbits(&davinci_syscfg_regs->cfgchip3,
  132. ~(PLL_SCSCFG3_DIV45PENA | PLL_SCSCFG3_EMA_CLKSRC));
  133. return 0;
  134. }
  135. int da850_ddr_setup(void)
  136. {
  137. unsigned long tmp;
  138. /* Enable the Clock to DDR2/mDDR */
  139. lpsc_on(DAVINCI_LPSC_DDR_EMIF);
  140. tmp = readl(&davinci_syscfg1_regs->vtpio_ctl);
  141. if ((tmp & VTP_POWERDWN) == VTP_POWERDWN) {
  142. /* Begin VTP Calibration */
  143. clrbits_le32(&davinci_syscfg1_regs->vtpio_ctl, VTP_POWERDWN);
  144. clrbits_le32(&davinci_syscfg1_regs->vtpio_ctl, VTP_LOCK);
  145. setbits_le32(&davinci_syscfg1_regs->vtpio_ctl, VTP_CLKRZ);
  146. clrbits_le32(&davinci_syscfg1_regs->vtpio_ctl, VTP_CLKRZ);
  147. setbits_le32(&davinci_syscfg1_regs->vtpio_ctl, VTP_CLKRZ);
  148. /* Polling READY bit to see when VTP calibration is done */
  149. tmp = readl(&davinci_syscfg1_regs->vtpio_ctl);
  150. while ((tmp & VTP_READY) != VTP_READY)
  151. tmp = readl(&davinci_syscfg1_regs->vtpio_ctl);
  152. setbits_le32(&davinci_syscfg1_regs->vtpio_ctl, VTP_LOCK);
  153. setbits_le32(&davinci_syscfg1_regs->vtpio_ctl, VTP_POWERDWN);
  154. setbits_le32(&davinci_syscfg1_regs->vtpio_ctl, VTP_IOPWRDWN);
  155. }
  156. writel(CONFIG_SYS_DA850_DDR2_DDRPHYCR, &dv_ddr2_regs_ctrl->ddrphycr);
  157. clrbits_le32(&davinci_syscfg1_regs->ddr_slew,
  158. (1 << DDR_SLEW_CMOSEN_BIT));
  159. /*
  160. * SDRAM Configuration Register (SDCR):
  161. * First set the BOOTUNLOCK bit to make configuration bits
  162. * writeable.
  163. */
  164. setbits_le32(&dv_ddr2_regs_ctrl->sdbcr, DV_DDR_BOOTUNLOCK);
  165. /*
  166. * Write the new value of these bits and clear BOOTUNLOCK.
  167. * At the same time, set the TIMUNLOCK bit to allow changing
  168. * the timing registers
  169. */
  170. tmp = CONFIG_SYS_DA850_DDR2_SDBCR;
  171. tmp &= ~DV_DDR_BOOTUNLOCK;
  172. tmp |= DV_DDR_TIMUNLOCK;
  173. writel(tmp, &dv_ddr2_regs_ctrl->sdbcr);
  174. /* write memory configuration and timing */
  175. writel(CONFIG_SYS_DA850_DDR2_SDBCR2, &dv_ddr2_regs_ctrl->sdbcr2);
  176. writel(CONFIG_SYS_DA850_DDR2_SDTIMR, &dv_ddr2_regs_ctrl->sdtimr);
  177. writel(CONFIG_SYS_DA850_DDR2_SDTIMR2, &dv_ddr2_regs_ctrl->sdtimr2);
  178. /* clear the TIMUNLOCK bit and write the value of the CL field */
  179. tmp &= ~DV_DDR_TIMUNLOCK;
  180. writel(tmp, &dv_ddr2_regs_ctrl->sdbcr);
  181. /*
  182. * LPMODEN and MCLKSTOPEN must be set!
  183. * Without this bits set, PSC don;t switch states !!
  184. */
  185. writel(CONFIG_SYS_DA850_DDR2_SDRCR |
  186. (1 << DV_DDR_SRCR_LPMODEN_SHIFT) |
  187. (1 << DV_DDR_SRCR_MCLKSTOPEN_SHIFT),
  188. &dv_ddr2_regs_ctrl->sdrcr);
  189. /* SyncReset the Clock to EMIF3A SDRAM */
  190. lpsc_syncreset(DAVINCI_LPSC_DDR_EMIF);
  191. /* Enable the Clock to EMIF3A SDRAM */
  192. lpsc_on(DAVINCI_LPSC_DDR_EMIF);
  193. /* disable self refresh */
  194. clrbits_le32(&dv_ddr2_regs_ctrl->sdrcr,
  195. DV_DDR_SDRCR_LPMODEN | DV_DDR_SDRCR_LPMODEN);
  196. writel(CONFIG_SYS_DA850_DDR2_PBBPR, &dv_ddr2_regs_ctrl->pbbpr);
  197. return 0;
  198. }
  199. __attribute__((weak))
  200. void board_gpio_init(void)
  201. {
  202. return;
  203. }
  204. /* pinmux_resource[] vector is defined in the board specific file */
  205. extern const struct pinmux_resource pinmuxes[];
  206. extern const int pinmuxes_size;
  207. int arch_cpu_init(void)
  208. {
  209. /* Unlock kick registers */
  210. writel(DV_SYSCFG_KICK0_UNLOCK, &davinci_syscfg_regs->kick0);
  211. writel(DV_SYSCFG_KICK1_UNLOCK, &davinci_syscfg_regs->kick1);
  212. dv_maskbits(&davinci_syscfg_regs->suspsrc,
  213. CONFIG_SYS_DA850_SYSCFG_SUSPSRC);
  214. /* configure pinmux settings */
  215. if (davinci_configure_pin_mux_items(pinmuxes, pinmuxes_size))
  216. return 1;
  217. /* PLL setup */
  218. da850_pll_init(davinci_pllc0_regs, CONFIG_SYS_DA850_PLL0_PLLM);
  219. da850_pll_init(davinci_pllc1_regs, CONFIG_SYS_DA850_PLL1_PLLM);
  220. /* GPIO setup */
  221. board_gpio_init();
  222. /* setup CSn config */
  223. #if defined(CONFIG_SYS_DA850_CS2CFG)
  224. writel(CONFIG_SYS_DA850_CS2CFG, &davinci_emif_regs->ab1cr);
  225. #endif
  226. #if defined(CONFIG_SYS_DA850_CS3CFG)
  227. writel(CONFIG_SYS_DA850_CS3CFG, &davinci_emif_regs->ab2cr);
  228. #endif
  229. lpsc_on(CONFIG_SYS_DA850_LPSC_UART);
  230. NS16550_init((NS16550_t)(CONFIG_SYS_NS16550_COM1),
  231. CONFIG_SYS_NS16550_CLK / 16 / CONFIG_BAUDRATE);
  232. /*
  233. * Fix Power and Emulation Management Register
  234. * see sprufw3a.pdf page 37 Table 24
  235. */
  236. writel((DAVINCI_UART_PWREMU_MGMT_FREE | DAVINCI_UART_PWREMU_MGMT_URRST |
  237. DAVINCI_UART_PWREMU_MGMT_UTRST),
  238. &davinci_uart2_ctrl_regs->pwremu_mgmt);
  239. da850_ddr_setup();
  240. return 0;
  241. }