MPC8641HPCN.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679
  1. /*
  2. * Copyright 2006 Freescale Semiconductor.
  3. *
  4. * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
  5. *
  6. * See file CREDITS for list of people who contributed to this
  7. * project.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License as
  11. * published by the Free Software Foundation; either version 2 of
  12. * the License, or (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  22. * MA 02111-1307 USA
  23. */
  24. /*
  25. * MPC8641HPCN board configuration file
  26. *
  27. * Make sure you change the MAC address and other network params first,
  28. * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file.
  29. */
  30. #ifndef __CONFIG_H
  31. #define __CONFIG_H
  32. /* High Level Configuration Options */
  33. #define CONFIG_MPC86xx 1 /* MPC86xx */
  34. #define CONFIG_MPC8641 1 /* MPC8641 specific */
  35. #define CONFIG_MPC8641HPCN 1 /* MPC8641HPCN board specific */
  36. #define CONFIG_NUM_CPUS 2 /* Number of CPUs in the system */
  37. #define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */
  38. #ifdef RUN_DIAG
  39. #define CONFIG_SYS_DIAG_ADDR CONFIG_SYS_FLASH_BASE
  40. #endif
  41. #define CONFIG_SYS_RESET_ADDRESS 0xfff00100
  42. /*
  43. * virtual address to be used for temporary mappings. There
  44. * should be 128k free at this VA.
  45. */
  46. #define CONFIG_SYS_SCRATCH_VA 0xe0000000
  47. /*
  48. * set this to enable Rapid IO. PCI and RIO are mutually exclusive
  49. */
  50. /*#define CONFIG_RIO 1*/
  51. #ifndef CONFIG_RIO /* RIO/PCI are mutually exclusive */
  52. #define CONFIG_PCI 1 /* Enable PCI/PCIE */
  53. #define CONFIG_PCI1 1 /* PCIE controler 1 (ULI bridge) */
  54. #define CONFIG_PCI2 1 /* PCIE controler 2 (slot) */
  55. #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
  56. #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
  57. #endif
  58. #define CONFIG_FSL_LAW 1 /* Use common FSL law init code */
  59. #define CONFIG_TSEC_ENET /* tsec ethernet support */
  60. #define CONFIG_ENV_OVERWRITE
  61. #define CONFIG_HIGH_BATS 1 /* High BATs supported and enabled */
  62. #define CONFIG_ALTIVEC 1
  63. /*
  64. * L2CR setup -- make sure this is right for your board!
  65. */
  66. #define CONFIG_SYS_L2
  67. #define L2_INIT 0
  68. #define L2_ENABLE (L2CR_L2E)
  69. #ifndef CONFIG_SYS_CLK_FREQ
  70. #ifndef __ASSEMBLY__
  71. extern unsigned long get_board_sys_clk(unsigned long dummy);
  72. #endif
  73. #define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0)
  74. #endif
  75. #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
  76. #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
  77. #define CONFIG_SYS_MEMTEST_END 0x00400000
  78. /*
  79. * Base addresses -- Note these are effective addresses where the
  80. * actual resources get mapped (not physical addresses)
  81. */
  82. #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
  83. #define CONFIG_SYS_CCSRBAR 0xffe00000 /* relocated CCSRBAR */
  84. #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
  85. #define CONFIG_SYS_PCI1_ADDR (CONFIG_SYS_CCSRBAR+0x8000)
  86. #define CONFIG_SYS_PCI2_ADDR (CONFIG_SYS_CCSRBAR+0x9000)
  87. /*
  88. * DDR Setup
  89. */
  90. #define CONFIG_FSL_DDR2
  91. #undef CONFIG_FSL_DDR_INTERACTIVE
  92. #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
  93. #define CONFIG_DDR_SPD
  94. #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
  95. #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
  96. #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
  97. #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
  98. #define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */
  99. #define CONFIG_VERY_BIG_RAM
  100. #define MPC86xx_DDR_SDRAM_CLK_CNTL
  101. #define CONFIG_NUM_DDR_CONTROLLERS 2
  102. #define CONFIG_DIMM_SLOTS_PER_CTLR 2
  103. #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
  104. /*
  105. * I2C addresses of SPD EEPROMs
  106. */
  107. #define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */
  108. #define SPD_EEPROM_ADDRESS2 0x52 /* CTLR 0 DIMM 1 */
  109. #define SPD_EEPROM_ADDRESS3 0x53 /* CTLR 1 DIMM 0 */
  110. #define SPD_EEPROM_ADDRESS4 0x54 /* CTLR 1 DIMM 1 */
  111. /*
  112. * These are used when DDR doesn't use SPD.
  113. */
  114. #define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
  115. #define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F
  116. #define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */
  117. #define CONFIG_SYS_DDR_TIMING_3 0x00000000
  118. #define CONFIG_SYS_DDR_TIMING_0 0x00260802
  119. #define CONFIG_SYS_DDR_TIMING_1 0x39357322
  120. #define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
  121. #define CONFIG_SYS_DDR_MODE_1 0x00480432
  122. #define CONFIG_SYS_DDR_MODE_2 0x00000000
  123. #define CONFIG_SYS_DDR_INTERVAL 0x06090100
  124. #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
  125. #define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
  126. #define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
  127. #define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
  128. #define CONFIG_SYS_DDR_CONTROL 0xe3008000 /* Type = DDR2 */
  129. #define CONFIG_SYS_DDR_CONTROL2 0x04400000
  130. #define CONFIG_ID_EEPROM
  131. #define CONFIG_SYS_I2C_EEPROM_NXID
  132. #define CONFIG_ID_EEPROM
  133. #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
  134. #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
  135. #define CONFIG_SYS_FLASH_BASE 0xef800000 /* start of FLASH 8M */
  136. #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE}
  137. /* Convert an address into the right format for the BR registers */
  138. #define BR_PHYS_ADDR(x) (x & 0xffff8000)
  139. #define CONFIG_SYS_BR0_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE) \
  140. | 0x00001001) /* port size 16bit */
  141. #define CONFIG_SYS_OR0_PRELIM 0xff806ff7 /* 8MB Boot Flash area*/
  142. #define CONFIG_SYS_BR2_PRELIM (BR_PHYS_ADDR(CF_BASE) \
  143. | 0x00001001) /* port size 16bit */
  144. #define CONFIG_SYS_OR2_PRELIM 0xffffeff7 /* 32k Compact Flash */
  145. #define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE) \
  146. | 0x00000801) /* port size 8bit */
  147. #define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32k PIXIS area*/
  148. /*
  149. * The LBC_BASE is the base of the region that contains the PIXIS and the CF.
  150. * The PIXIS and CF by themselves aren't large enough to take up the 128k
  151. * required for the smallest BAT mapping, so there's a 64k hole.
  152. */
  153. #define CONFIG_SYS_LBC_BASE 0xffde0000
  154. #define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
  155. #define PIXIS_BASE (CONFIG_SYS_LBC_BASE + 0x00010000)
  156. #define PIXIS_SIZE 0x00008000 /* 32k */
  157. #define PIXIS_ID 0x0 /* Board ID at offset 0 */
  158. #define PIXIS_VER 0x1 /* Board version at offset 1 */
  159. #define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
  160. #define PIXIS_RST 0x4 /* PIXIS Reset Control register */
  161. #define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch register */
  162. #define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
  163. #define PIXIS_VCTL 0x10 /* VELA Control Register */
  164. #define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
  165. #define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
  166. #define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
  167. #define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
  168. #define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
  169. #define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
  170. #define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
  171. #define CONFIG_SYS_PIXIS_VBOOT_MASK 0x40 /* Reset altbank mask*/
  172. /* Compact flash shares a BAT with PIXIS; make sure they're contiguous */
  173. #define CF_BASE (PIXIS_BASE + PIXIS_SIZE)
  174. #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
  175. #define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
  176. #undef CONFIG_SYS_FLASH_CHECKSUM
  177. #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
  178. #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
  179. #define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
  180. #define CONFIG_SYS_MONITOR_BASE_EARLY 0xfff00000 /* early monitor loc */
  181. #define CONFIG_FLASH_CFI_DRIVER
  182. #define CONFIG_SYS_FLASH_CFI
  183. #define CONFIG_SYS_FLASH_EMPTY_INFO
  184. #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
  185. #define CONFIG_SYS_RAMBOOT
  186. #else
  187. #undef CONFIG_SYS_RAMBOOT
  188. #endif
  189. #if defined(CONFIG_SYS_RAMBOOT)
  190. #undef CONFIG_SPD_EEPROM
  191. #define CONFIG_SYS_SDRAM_SIZE 256
  192. #endif
  193. #undef CONFIG_CLOCKS_IN_MHZ
  194. #define CONFIG_L1_INIT_RAM
  195. #define CONFIG_SYS_INIT_RAM_LOCK 1
  196. #ifndef CONFIG_SYS_INIT_RAM_LOCK
  197. #define CONFIG_SYS_INIT_RAM_ADDR 0x0fd00000 /* Initial RAM address */
  198. #else
  199. #define CONFIG_SYS_INIT_RAM_ADDR 0xf8400000 /* Initial RAM address */
  200. #endif
  201. #define CONFIG_SYS_INIT_RAM_END 0x4000 /* End of used area in RAM */
  202. #define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
  203. #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
  204. #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
  205. #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
  206. #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
  207. /* Serial Port */
  208. #define CONFIG_CONS_INDEX 1
  209. #undef CONFIG_SERIAL_SOFTWARE_FIFO
  210. #define CONFIG_SYS_NS16550
  211. #define CONFIG_SYS_NS16550_SERIAL
  212. #define CONFIG_SYS_NS16550_REG_SIZE 1
  213. #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
  214. #define CONFIG_SYS_BAUDRATE_TABLE \
  215. {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
  216. #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
  217. #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
  218. /* Use the HUSH parser */
  219. #define CONFIG_SYS_HUSH_PARSER
  220. #ifdef CONFIG_SYS_HUSH_PARSER
  221. #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
  222. #endif
  223. /*
  224. * Pass open firmware flat tree to kernel
  225. */
  226. #define CONFIG_OF_LIBFDT 1
  227. #define CONFIG_OF_BOARD_SETUP 1
  228. #define CONFIG_OF_STDOUT_VIA_ALIAS 1
  229. #define CONFIG_SYS_64BIT_VSPRINTF 1
  230. #define CONFIG_SYS_64BIT_STRTOUL 1
  231. /*
  232. * I2C
  233. */
  234. #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
  235. #define CONFIG_HARD_I2C /* I2C with hardware support*/
  236. #undef CONFIG_SOFT_I2C /* I2C bit-banged */
  237. #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
  238. #define CONFIG_SYS_I2C_SLAVE 0x7F
  239. #define CONFIG_SYS_I2C_NOPROBES {0x69} /* Don't probe these addrs */
  240. #define CONFIG_SYS_I2C_OFFSET 0x3100
  241. /*
  242. * RapidIO MMU
  243. */
  244. #define CONFIG_SYS_RIO_MEM_BASE 0x80000000 /* base address */
  245. #define CONFIG_SYS_RIO_MEM_PHYS CONFIG_SYS_RIO_MEM_BASE
  246. #define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 128M */
  247. /*
  248. * General PCI
  249. * Addresses are mapped 1-1.
  250. */
  251. #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
  252. #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
  253. #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
  254. #define CONFIG_SYS_PCI1_IO_BASE 0x00000000
  255. #define CONFIG_SYS_PCI1_IO_PHYS 0xffc00000
  256. #define CONFIG_SYS_PCI1_IO_SIZE 0x00010000 /* 64K */
  257. /* For RTL8139 */
  258. #define KSEG1ADDR(x) ({u32 _x=le32_to_cpu(*(u32 *)(x)); (&_x);})
  259. #define _IO_BASE 0x00000000
  260. #define CONFIG_SYS_PCI2_MEM_BASE (CONFIG_SYS_PCI1_MEM_BASE \
  261. + CONFIG_SYS_PCI1_MEM_SIZE)
  262. #define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE
  263. #define CONFIG_SYS_PCI2_MEM_SIZE 0x20000000 /* 512M */
  264. #define CONFIG_SYS_PCI2_IO_BASE 0x00000000
  265. #define CONFIG_SYS_PCI2_IO_PHYS (CONFIG_SYS_PCI1_IO_PHYS \
  266. + CONFIG_SYS_PCI1_IO_SIZE)
  267. #define CONFIG_SYS_PCI2_IO_SIZE CONFIG_SYS_PCI1_IO_SIZE
  268. #if defined(CONFIG_PCI)
  269. #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  270. #undef CONFIG_SYS_SCSI_SCAN_BUS_REVERSE
  271. #define CONFIG_NET_MULTI
  272. #define CONFIG_PCI_PNP /* do pci plug-and-play */
  273. #define CONFIG_RTL8139
  274. #undef CONFIG_EEPRO100
  275. #undef CONFIG_TULIP
  276. /************************************************************
  277. * USB support
  278. ************************************************************/
  279. #define CONFIG_PCI_OHCI 1
  280. #define CONFIG_USB_OHCI_NEW 1
  281. #define CONFIG_USB_KEYBOARD 1
  282. #define CONFIG_SYS_DEVICE_DEREGISTER
  283. #define CONFIG_SYS_USB_EVENT_POLL 1
  284. #define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci"
  285. #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
  286. #define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1
  287. /*PCIE video card used*/
  288. #define VIDEO_IO_OFFSET CONFIG_SYS_PCI2_IO_PHYS
  289. /*PCI video card used*/
  290. /*#define VIDEO_IO_OFFSET CONFIG_SYS_PCI1_IO_PHYS*/
  291. /* video */
  292. #define CONFIG_VIDEO
  293. #if defined(CONFIG_VIDEO)
  294. #define CONFIG_BIOSEMU
  295. #define CONFIG_CFB_CONSOLE
  296. #define CONFIG_VIDEO_SW_CURSOR
  297. #define CONFIG_VGA_AS_SINGLE_DEVICE
  298. #define CONFIG_ATI_RADEON_FB
  299. #define CONFIG_VIDEO_LOGO
  300. /*#define CONFIG_CONSOLE_CURSOR*/
  301. #define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCI2_IO_PHYS
  302. #endif
  303. #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
  304. #define CONFIG_DOS_PARTITION
  305. #define CONFIG_SCSI_AHCI
  306. #ifdef CONFIG_SCSI_AHCI
  307. #define CONFIG_SATA_ULI5288
  308. #define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
  309. #define CONFIG_SYS_SCSI_MAX_LUN 1
  310. #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
  311. #define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE
  312. #endif
  313. #define CONFIG_MPC86XX_PCI2
  314. #endif /* CONFIG_PCI */
  315. #if defined(CONFIG_TSEC_ENET)
  316. #ifndef CONFIG_NET_MULTI
  317. #define CONFIG_NET_MULTI 1
  318. #endif
  319. #define CONFIG_MII 1 /* MII PHY management */
  320. #define CONFIG_TSEC1 1
  321. #define CONFIG_TSEC1_NAME "eTSEC1"
  322. #define CONFIG_TSEC2 1
  323. #define CONFIG_TSEC2_NAME "eTSEC2"
  324. #define CONFIG_TSEC3 1
  325. #define CONFIG_TSEC3_NAME "eTSEC3"
  326. #define CONFIG_TSEC4 1
  327. #define CONFIG_TSEC4_NAME "eTSEC4"
  328. #define TSEC1_PHY_ADDR 0
  329. #define TSEC2_PHY_ADDR 1
  330. #define TSEC3_PHY_ADDR 2
  331. #define TSEC4_PHY_ADDR 3
  332. #define TSEC1_PHYIDX 0
  333. #define TSEC2_PHYIDX 0
  334. #define TSEC3_PHYIDX 0
  335. #define TSEC4_PHYIDX 0
  336. #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  337. #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  338. #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  339. #define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
  340. #define CONFIG_ETHPRIME "eTSEC1"
  341. #endif /* CONFIG_TSEC_ENET */
  342. /*
  343. * BAT0 DDR
  344. */
  345. #define CONFIG_SYS_DBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
  346. #define CONFIG_SYS_DBAT0U (BATU_BL_2G | BATU_VS | BATU_VP)
  347. #define CONFIG_SYS_IBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE )
  348. #define CONFIG_SYS_IBAT0U CONFIG_SYS_DBAT0U
  349. /*
  350. * BAT1 LBC (PIXIS/CF)
  351. */
  352. #define CONFIG_SYS_DBAT1L (CONFIG_SYS_LBC_BASE | BATL_PP_RW \
  353. | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  354. #define CONFIG_SYS_DBAT1U (CONFIG_SYS_LBC_BASE | BATU_BL_128K \
  355. | BATU_VS | BATU_VP)
  356. #define CONFIG_SYS_IBAT1L (CONFIG_SYS_LBC_BASE | BATL_PP_RW \
  357. | BATL_MEMCOHERENCE)
  358. #define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U
  359. /* if CONFIG_PCI:
  360. * BAT2 PCI1 and PCI1 MEM
  361. * if CONFIG_RIO
  362. * BAT2 Rapidio Memory
  363. */
  364. #ifdef CONFIG_PCI
  365. #define CONFIG_SYS_DBAT2L (CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW \
  366. | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  367. #define CONFIG_SYS_DBAT2U (CONFIG_SYS_PCI1_MEM_PHYS | BATU_BL_1G \
  368. | BATU_VS | BATU_VP)
  369. #define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW \
  370. | BATL_CACHEINHIBIT)
  371. #define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
  372. #else /* CONFIG_RIO */
  373. #define CONFIG_SYS_DBAT2L (CONFIG_SYS_RIO_MEM_PHYS | BATL_PP_RW \
  374. | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  375. #define CONFIG_SYS_DBAT2U (CONFIG_SYS_RIO_MEM_PHYS | BATU_BL_512M | BATU_VS | BATU_VP)
  376. #define CONFIG_SYS_IBAT2L (CONFIG_SYS_RIO_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
  377. #define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
  378. #endif
  379. /*
  380. * BAT3 CCSR Space
  381. */
  382. #define CONFIG_SYS_DBAT3L ( CONFIG_SYS_CCSRBAR | BATL_PP_RW \
  383. | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  384. #define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS \
  385. | BATU_VP)
  386. #define CONFIG_SYS_IBAT3L (CONFIG_SYS_CCSRBAR | BATL_PP_RW | BATL_CACHEINHIBIT)
  387. #define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U
  388. /*
  389. * BAT4 PCI1_IO and PCI2_IO
  390. */
  391. #define CONFIG_SYS_DBAT4L ( CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW \
  392. | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  393. #define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCI1_IO_PHYS | BATU_BL_128K \
  394. | BATU_VS | BATU_VP)
  395. #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
  396. #define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U
  397. /*
  398. * BAT5 Init RAM for stack in the CPU DCache (no backing memory)
  399. */
  400. #define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
  401. #define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
  402. #define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L
  403. #define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U
  404. /*
  405. * BAT6 FLASH
  406. */
  407. #define CONFIG_SYS_DBAT6L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW \
  408. | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  409. #define CONFIG_SYS_DBAT6U (CONFIG_SYS_FLASH_BASE | BATU_BL_8M | BATU_VS \
  410. | BATU_VP)
  411. #define CONFIG_SYS_IBAT6L (CONFIG_SYS_FLASH_BASE | BATL_PP_RW \
  412. | BATL_MEMCOHERENCE)
  413. #define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U
  414. /* Map the last 1M of flash where we're running from reset */
  415. #define CONFIG_SYS_DBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
  416. | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
  417. #define CONFIG_SYS_DBAT6U_EARLY (TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
  418. #define CONFIG_SYS_IBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
  419. | BATL_MEMCOHERENCE)
  420. #define CONFIG_SYS_IBAT6U_EARLY CONFIG_SYS_DBAT6U_EARLY
  421. /*
  422. * BAT7 FREE - used later for tmp mappings
  423. */
  424. #define CONFIG_SYS_DBAT7L 0x00000000
  425. #define CONFIG_SYS_DBAT7U 0x00000000
  426. #define CONFIG_SYS_IBAT7L 0x00000000
  427. #define CONFIG_SYS_IBAT7U 0x00000000
  428. /*
  429. * Environment
  430. */
  431. #ifndef CONFIG_SYS_RAMBOOT
  432. #define CONFIG_ENV_IS_IN_FLASH 1
  433. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x60000)
  434. #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
  435. #else
  436. #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
  437. #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
  438. #endif
  439. #define CONFIG_ENV_SIZE 0x2000
  440. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  441. #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
  442. /*
  443. * BOOTP options
  444. */
  445. #define CONFIG_BOOTP_BOOTFILESIZE
  446. #define CONFIG_BOOTP_BOOTPATH
  447. #define CONFIG_BOOTP_GATEWAY
  448. #define CONFIG_BOOTP_HOSTNAME
  449. /*
  450. * Command line configuration.
  451. */
  452. #include <config_cmd_default.h>
  453. #define CONFIG_CMD_PING
  454. #define CONFIG_CMD_I2C
  455. #define CONFIG_CMD_REGINFO
  456. #if defined(CONFIG_SYS_RAMBOOT)
  457. #undef CONFIG_CMD_ENV
  458. #endif
  459. #if defined(CONFIG_PCI)
  460. #define CONFIG_CMD_PCI
  461. #define CONFIG_CMD_SCSI
  462. #define CONFIG_CMD_EXT2
  463. #define CONFIG_CMD_USB
  464. #endif
  465. #undef CONFIG_WATCHDOG /* watchdog disabled */
  466. /*
  467. * Miscellaneous configurable options
  468. */
  469. #define CONFIG_SYS_LONGHELP /* undef to save memory */
  470. #define CONFIG_CMDLINE_EDITING /* Command-line editing */
  471. #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
  472. #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
  473. #if defined(CONFIG_CMD_KGDB)
  474. #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
  475. #else
  476. #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
  477. #endif
  478. #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
  479. #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
  480. #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
  481. #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
  482. /*
  483. * For booting Linux, the board info and command line data
  484. * have to be in the first 8 MB of memory, since this is
  485. * the maximum mapped by the Linux kernel during initialization.
  486. */
  487. #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
  488. /*
  489. * Internal Definitions
  490. *
  491. * Boot Flags
  492. */
  493. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  494. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  495. #if defined(CONFIG_CMD_KGDB)
  496. #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
  497. #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
  498. #endif
  499. /*
  500. * Environment Configuration
  501. */
  502. /* The mac addresses for all ethernet interface */
  503. #if defined(CONFIG_TSEC_ENET)
  504. #define CONFIG_ETHADDR 00:E0:0C:00:00:01
  505. #define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD
  506. #define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD
  507. #define CONFIG_ETH3ADDR 00:E0:0C:00:03:FD
  508. #endif
  509. #define CONFIG_HAS_ETH0 1
  510. #define CONFIG_HAS_ETH1 1
  511. #define CONFIG_HAS_ETH2 1
  512. #define CONFIG_HAS_ETH3 1
  513. #define CONFIG_IPADDR 192.168.1.100
  514. #define CONFIG_HOSTNAME unknown
  515. #define CONFIG_ROOTPATH /opt/nfsroot
  516. #define CONFIG_BOOTFILE uImage
  517. #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
  518. #define CONFIG_SERVERIP 192.168.1.1
  519. #define CONFIG_GATEWAYIP 192.168.1.1
  520. #define CONFIG_NETMASK 255.255.255.0
  521. /* default location for tftp and bootm */
  522. #define CONFIG_LOADADDR 1000000
  523. #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
  524. #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
  525. #define CONFIG_BAUDRATE 115200
  526. #define CONFIG_EXTRA_ENV_SETTINGS \
  527. "netdev=eth0\0" \
  528. "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
  529. "tftpflash=tftpboot $loadaddr $uboot; " \
  530. "protect off " MK_STR(TEXT_BASE) " +$filesize; " \
  531. "erase " MK_STR(TEXT_BASE) " +$filesize; " \
  532. "cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; " \
  533. "protect on " MK_STR(TEXT_BASE) " +$filesize; " \
  534. "cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0" \
  535. "consoledev=ttyS0\0" \
  536. "ramdiskaddr=2000000\0" \
  537. "ramdiskfile=your.ramdisk.u-boot\0" \
  538. "fdtaddr=c00000\0" \
  539. "fdtfile=mpc8641_hpcn.dtb\0" \
  540. "en-wd=mw.b f8100010 0x08; echo -expect:- 08; md.b f8100010 1\0" \
  541. "dis-wd=mw.b f8100010 0x00; echo -expect:- 00; md.b f8100010 1\0" \
  542. "maxcpus=2"
  543. #define CONFIG_NFSBOOTCOMMAND \
  544. "setenv bootargs root=/dev/nfs rw " \
  545. "nfsroot=$serverip:$rootpath " \
  546. "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
  547. "console=$consoledev,$baudrate $othbootargs;" \
  548. "tftp $loadaddr $bootfile;" \
  549. "tftp $fdtaddr $fdtfile;" \
  550. "bootm $loadaddr - $fdtaddr"
  551. #define CONFIG_RAMBOOTCOMMAND \
  552. "setenv bootargs root=/dev/ram rw " \
  553. "console=$consoledev,$baudrate $othbootargs;" \
  554. "tftp $ramdiskaddr $ramdiskfile;" \
  555. "tftp $loadaddr $bootfile;" \
  556. "tftp $fdtaddr $fdtfile;" \
  557. "bootm $loadaddr $ramdiskaddr $fdtaddr"
  558. #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
  559. #endif /* __CONFIG_H */