bf533-stamp.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469
  1. /*
  2. * U-boot - Configuration file for BF533 STAMP board
  3. */
  4. #ifndef __CONFIG_STAMP_H__
  5. #define __CONFIG_STAMP_H__
  6. #define CONFIG_STAMP 1
  7. #define CONFIG_RTC_BFIN 1
  8. #define CONFIG_BF533 1
  9. /*
  10. * Boot Mode Set
  11. * Blackfin can support several boot modes
  12. */
  13. #define BF533_BYPASS_BOOT 0x0001 /* Bootmode 0: Execute from 16-bit externeal memory ( bypass BOOT ROM) */
  14. #define BF533_PARA_BOOT 0x0002 /* Bootmode 1: Boot from 8-bit or 16-bit flash */
  15. #define BF533_SPI_BOOT 0x0004 /* Bootmode 3: Boot from SPI flash */
  16. /* Define the boot mode */
  17. #define BFIN_BOOT_MODE BF533_BYPASS_BOOT
  18. /* #define BFIN_BOOT_MODE BF533_SPI_BOOT */
  19. #define CONFIG_PANIC_HANG 1
  20. #define ADSP_BF531 0x31
  21. #define ADSP_BF532 0x32
  22. #define ADSP_BF533 0x33
  23. #define BFIN_CPU ADSP_BF533
  24. /* This sets the default state of the cache on U-Boot's boot */
  25. #define CONFIG_ICACHE_ON
  26. #define CONFIG_DCACHE_ON
  27. /* Define where the uboot will be loaded by on-chip boot rom */
  28. #define APP_ENTRY 0x00001000
  29. /*
  30. * Stringize definitions - needed for environmental settings
  31. */
  32. #define STRINGIZE2(x) #x
  33. #define STRINGIZE(x) STRINGIZE2(x)
  34. /*
  35. * Board settings
  36. */
  37. #define CONFIG_DRIVER_SMC91111 1
  38. #define CONFIG_SMC91111_BASE 0x20300300
  39. /* FLASH/ETHERNET uses the same address range */
  40. #define SHARED_RESOURCES 1
  41. /* Is I2C bit-banged? */
  42. #define CONFIG_SOFT_I2C 1
  43. /*
  44. * Software (bit-bang) I2C driver configuration
  45. */
  46. #define PF_SCL PF3
  47. #define PF_SDA PF2
  48. /*
  49. * Video splash screen support
  50. */
  51. #define CONFIG_VIDEO 0
  52. #define CONFIG_VDSP 1
  53. /*
  54. * Clock settings
  55. */
  56. /* CONFIG_CLKIN_HZ is any value in Hz */
  57. #define CONFIG_CLKIN_HZ 11059200
  58. /* CONFIG_CLKIN_HALF controls what is passed to PLL 0=CLKIN */
  59. /* 1=CLKIN/2 */
  60. #define CONFIG_CLKIN_HALF 0
  61. /* CONFIG_PLL_BYPASS controls if the PLL is used 0=don't bypass */
  62. /* 1=bypass PLL */
  63. #define CONFIG_PLL_BYPASS 0
  64. /* CONFIG_VCO_MULT controls what the multiplier of the PLL is. */
  65. /* Values can range from 1-64 */
  66. #define CONFIG_VCO_MULT 36
  67. /* CONFIG_CCLK_DIV controls what the core clock divider is */
  68. /* Values can be 1, 2, 4, or 8 ONLY */
  69. #define CONFIG_CCLK_DIV 1
  70. /* CONFIG_SCLK_DIV controls what the peripheral clock divider is*/
  71. /* Values can range from 1-15 */
  72. #define CONFIG_SCLK_DIV 5
  73. /* CONFIG_SPI_BAUD controls the SPI peripheral clock divider */
  74. /* Values can range from 2-65535 */
  75. /* SCK Frequency = SCLK / (2 * CONFIG_SPI_BAUD) */
  76. #define CONFIG_SPI_BAUD 2
  77. #if (BFIN_BOOT_MODE == BF533_SPI_BOOT)
  78. #define CONFIG_SPI_BAUD_INITBLOCK 4
  79. #endif
  80. /*
  81. * Network settings
  82. */
  83. #if (CONFIG_DRIVER_SMC91111)
  84. #if 0
  85. #define CONFIG_MII
  86. #endif
  87. /* network support */
  88. #define CONFIG_IPADDR 192.168.0.15
  89. #define CONFIG_NETMASK 255.255.255.0
  90. #define CONFIG_GATEWAYIP 192.168.0.1
  91. #define CONFIG_SERVERIP 192.168.0.2
  92. #define CONFIG_HOSTNAME STAMP
  93. #define CONFIG_ROOTPATH /checkout/uClinux-dist/romfs
  94. /* To remove hardcoding and enable MAC storage in EEPROM */
  95. /* #define CONFIG_ETHADDR 02:80:ad:20:31:b8 */
  96. #endif /* CONFIG_DRIVER_SMC91111 */
  97. /*
  98. * Flash settings
  99. */
  100. #define CFG_FLASH_CFI /* The flash is CFI compatible */
  101. #define CFG_FLASH_CFI_DRIVER /* Use common CFI driver */
  102. #define CFG_FLASH_CFI_AMD_RESET
  103. #define CFG_FLASH_BASE 0x20000000
  104. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  105. #define CFG_MAX_FLASH_SECT 67 /* max number of sectors on one chip */
  106. #if (BFIN_BOOT_MODE == BF533_BYPASS_BOOT)
  107. #define CFG_ENV_IS_IN_FLASH 1
  108. #define CFG_ENV_ADDR 0x20004000
  109. #define CFG_ENV_OFFSET (CFG_ENV_ADDR - CFG_FLASH_BASE)
  110. #elif (BFIN_BOOT_MODE == BF533_SPI_BOOT)
  111. #define CFG_ENV_IS_IN_EEPROM 1
  112. #define CFG_ENV_OFFSET 0x4000
  113. #define CFG_ENV_HEADER (CFG_ENV_OFFSET + 0x12A) /* 0x12A is the length of LDR file header */
  114. #endif
  115. #define CFG_ENV_SIZE 0x2000
  116. #define CFG_ENV_SECT_SIZE 0x2000 /* Total Size of Environment Sector */
  117. #define ENV_IS_EMBEDDED
  118. #define CFG_FLASH_ERASE_TOUT 30000 /* Timeout for Chip Erase (in ms) */
  119. #define CFG_FLASH_ERASEBLOCK_TOUT 5000 /* Timeout for Block Erase (in ms) */
  120. #define CFG_FLASH_WRITE_TOUT 1 /* Timeout for Flash Write (in ms) */
  121. /* JFFS Partition offset set */
  122. #define CFG_JFFS2_FIRST_BANK 0
  123. #define CFG_JFFS2_NUM_BANKS 1
  124. /* 512k reserved for u-boot */
  125. #define CFG_JFFS2_FIRST_SECTOR 11
  126. /*
  127. * following timeouts shall be used once the
  128. * Flash real protection is enabled
  129. */
  130. #define CFG_FLASH_LOCK_TOUT 5 /* Timeout for Flash Set Lock Bit (in ms) */
  131. #define CFG_FLASH_UNLOCK_TOUT 10000 /* Timeout for Flash Clear Lock Bits (in ms) */
  132. /*
  133. * SDRAM settings & memory map
  134. */
  135. #define CONFIG_MEM_SIZE 128 /* 128, 64, 32, 16 */
  136. #define CONFIG_MEM_ADD_WDTH 11 /* 8, 9, 10, 11 */
  137. #define CONFIG_MEM_MT48LC64M4A2FB_7E 1
  138. #if (BFIN_BOOT_MODE == BF533_BYPASS_BOOT)
  139. #define CFG_MEMTEST_START 0x00000000 /* memtest works on */
  140. #elif (BFIN_BOOT_MODE == BF533_SPI_BOOT)
  141. #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
  142. #endif
  143. #define CFG_SDRAM_BASE 0x00000000
  144. #define CFG_MAX_RAM_SIZE (CONFIG_MEM_SIZE * 1024 *1024)
  145. #define CFG_MEMTEST_END (CFG_MAX_RAM_SIZE - 0x80000 - 1)
  146. #define CONFIG_LOADADDR 0x01000000
  147. #define CFG_LOAD_ADDR CONFIG_LOADADDR
  148. #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
  149. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  150. #define CFG_GBL_DATA_SIZE 0x4000 /* Reserve 16k for Global Data */
  151. #define CONFIG_STACKSIZE (128*1024) /* regular stack */
  152. #define CFG_MONITOR_BASE (CFG_MAX_RAM_SIZE - 0x40000)
  153. #define CFG_MALLOC_BASE (CFG_MONITOR_BASE - CFG_MALLOC_LEN)
  154. #define CFG_GBL_DATA_ADDR (CFG_MALLOC_BASE - CFG_GBL_DATA_SIZE)
  155. #define CONFIG_STACKBASE (CFG_GBL_DATA_ADDR - 4)
  156. /* Check to make sure everything fits in SDRAM */
  157. #if ((CFG_MONITOR_BASE + CFG_MONITOR_LEN) > CFG_MAX_RAM_SIZE)
  158. #error Memory Map does not fit into configuration
  159. #endif
  160. #if ( CONFIG_CLKIN_HALF == 0 )
  161. #define CONFIG_VCO_HZ ( CONFIG_CLKIN_HZ * CONFIG_VCO_MULT )
  162. #else
  163. #define CONFIG_VCO_HZ (( CONFIG_CLKIN_HZ * CONFIG_VCO_MULT ) / 2 )
  164. #endif
  165. #if (CONFIG_PLL_BYPASS == 0)
  166. #define CONFIG_CCLK_HZ ( CONFIG_VCO_HZ / CONFIG_CCLK_DIV )
  167. #define CONFIG_SCLK_HZ ( CONFIG_VCO_HZ / CONFIG_SCLK_DIV )
  168. #else
  169. #define CONFIG_CCLK_HZ CONFIG_CLKIN_HZ
  170. #define CONFIG_SCLK_HZ CONFIG_CLKIN_HZ
  171. #endif
  172. #if (BFIN_BOOT_MODE == BF533_SPI_BOOT)
  173. #if (CONFIG_SCLK_HZ / (2*CONFIG_SPI_BAUD) > 20000000)
  174. #define CONFIG_SPI_FLASH_FAST_READ 1 /* Needed if SPI_CLK > 20 MHz */
  175. #else
  176. #undef CONFIG_SPI_FLASH_FAST_READ
  177. #endif
  178. #endif
  179. /*
  180. * Command settings
  181. */
  182. #define CFG_LONGHELP 1
  183. #define CONFIG_CMDLINE_EDITING 1
  184. #if (BFIN_BOOT_MODE == BF533_BYPASS_BOOT)
  185. #define CFG_AUTOLOAD "no" /*rarpb, bootp or dhcp commands will perform only a */
  186. #endif
  187. /* configuration lookup from the BOOTP/DHCP server, */
  188. /* but not try to load any image using TFTP */
  189. #define CONFIG_BOOTDELAY 5
  190. #define CONFIG_BOOT_RETRY_TIME -1 /* Enable this if bootretry required, currently its disabled */
  191. #if (BFIN_BOOT_MODE == BF533_BYPASS_BOOT)
  192. #define CONFIG_BOOTCOMMAND "run ramboot"
  193. #elif (BFIN_BOOT_MODE == BF533_SPI_BOOT)
  194. #define CONFIG_BOOTCOMMAND "eeprom read 0x1000000 0x100000 0x180000;icache on;dcache on;bootm 0x1000000"
  195. #endif
  196. #define CONFIG_BOOTARGS "root=/dev/mtdblock0 rw console=ttyBF0,57600"
  197. #if (BFIN_BOOT_MODE == BF533_BYPASS_BOOT)
  198. #if (CONFIG_DRIVER_SMC91111)
  199. #define CONFIG_EXTRA_ENV_SETTINGS \
  200. "ramargs=setenv bootargs root=/dev/mtdblock0 rw console=ttyBF0,57600\0" \
  201. "nfsargs=setenv bootargs root=/dev/nfs rw nfsroot=$(serverip):" \
  202. "$(rootpath) console=ttyBF0,57600\0" \
  203. "addip=setenv bootargs $(bootargs) ip=$(ipaddr):$(serverip):" \
  204. "$(gatewayip):$(netmask):$(hostname):eth0:off\0" \
  205. "ramboot=tftpboot $(loadaddr) linux; " \
  206. "run ramargs;run addip;bootelf\0" \
  207. "nfsboot=tftpboot $(loadaddr) linux; " \
  208. "run nfsargs;run addip;bootelf\0" \
  209. "flashboot=bootm 0x20100000\0" \
  210. "update=tftpboot $(loadaddr) u-boot.bin; " \
  211. "protect off 0x20000000 0x2003FFFF; erase 0x20000000 0x2003FFFF;" \
  212. "cp.b $(loadaddr) 0x20000000 $(filesize)\0" \
  213. ""
  214. #else
  215. #define CONFIG_EXTRA_ENV_SETTINGS \
  216. "ramargs=setenv bootargs root=/dev/mtdblock0 rw console=ttyBF0,57600\0" \
  217. "flashboot=bootm 0x20100000\0" \
  218. "
  219. #endif
  220. #elif (BFIN_BOOT_MODE == BF533_SPI_BOOT)
  221. #define CONFIG_EXTRA_ENV_SETTINGS \
  222. "ramargs=setenv bootargs root=/dev/mtdblock0 rw console=ttyBF0,57600\0" \
  223. "nfsargs=setenv bootargs root=/dev/nfs rw nfsroot=$(serverip):" \
  224. "$(rootpath) console=ttyBF0,57600\0" \
  225. "addip=setenv bootargs $(bootargs) ip=$(ipaddr):$(serverip):" \
  226. "$(gatewayip):$(netmask):$(hostname):eth0:off\0" \
  227. "ramboot=tftpboot $(loadaddr) linux; " \
  228. "run ramargs;run addip;bootelf\0" \
  229. "nfsboot=tftpboot $(loadaddr) linux; " \
  230. "run nfsargs;run addip;bootelf\0" \
  231. "flashboot=bootm 0x20100000\0" \
  232. "update=tftpboot $(loadaddr) u-boot.ldr;" \
  233. "eeprom write $(loadaddr) 0x0 $(filesize);\0"\
  234. ""
  235. #endif
  236. #ifdef CONFIG_SOFT_I2C
  237. #if (!CONFIG_SOFT_I2C)
  238. #undef CONFIG_SOFT_I2C
  239. #endif
  240. #endif
  241. /*
  242. * BOOTP options
  243. */
  244. #define CONFIG_BOOTP_BOOTFILESIZE
  245. #define CONFIG_BOOTP_BOOTPATH
  246. #define CONFIG_BOOTP_GATEWAY
  247. #define CONFIG_BOOTP_HOSTNAME
  248. /*
  249. * Command line configuration.
  250. */
  251. #include <config_cmd_default.h>
  252. #define CONFIG_CMD_ELF
  253. #define CONFIG_CMD_CACHE
  254. #define CONFIG_CMD_JFFS2
  255. #define CONFIG_CMD_EEPROM
  256. #define CONFIG_CMD_DATE
  257. #if (CONFIG_DRIVER_SMC91111)
  258. #define CONFIG_CMD_PING
  259. #endif
  260. #if (CONFIG_SOFT_I2C)
  261. #define CONFIG_CMD_I2C
  262. #endif
  263. #if (BFIN_BOOT_MODE == BF533_BYPASS_BOOT)
  264. #define CONFIG_CMD_DHCP
  265. #endif
  266. /*
  267. * Console settings
  268. */
  269. #define CONFIG_BAUDRATE 57600
  270. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  271. #if (BFIN_BOOT_MODE == BF533_SPI_BOOT)
  272. #if (BFIN_CPU == ADSP_BF531)
  273. #define CFG_PROMPT "serial_bf531> " /* Monitor Command Prompt */
  274. #elif (BFIN_CPU == ADSP_BF532)
  275. #define CFG_PROMPT "serial_bf532> " /* Monitor Command Prompt */
  276. #else
  277. #define CFG_PROMPT "serial_bf533> " /* Monitor Command Prompt */
  278. #endif
  279. #else
  280. #if (BFIN_CPU == ADSP_BF531)
  281. #define CFG_PROMPT "bf531> " /* Monitor Command Prompt */
  282. #elif (BFIN_CPU == ADSP_BF532)
  283. #define CFG_PROMPT "bf532> " /* Monitor Command Prompt */
  284. #else
  285. #define CFG_PROMPT "bf533> " /* Monitor Command Prompt */
  286. #endif
  287. #endif
  288. #if defined(CONFIG_CMD_KGDB)
  289. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  290. #else
  291. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  292. #endif
  293. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  294. #define CFG_MAXARGS 16 /* max number of command args */
  295. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  296. #define CONFIG_LOADS_ECHO 1
  297. /*
  298. * I2C settings
  299. * By default PF2 is used as SDA and PF3 as SCL on the Stamp board
  300. */
  301. #if (CONFIG_SOFT_I2C)
  302. #define I2C_INIT (*pFIO_DIR |= PF_SCL); asm("ssync;")
  303. #define I2C_ACTIVE (*pFIO_DIR |= PF_SDA); *pFIO_INEN &= ~PF_SDA; asm("ssync;")
  304. #define I2C_TRISTATE (*pFIO_DIR &= ~PF_SDA); *pFIO_INEN |= PF_SDA; asm("ssync;")
  305. #define I2C_READ ((volatile)(*pFIO_FLAG_D & PF_SDA) != 0); asm("ssync;")
  306. #define I2C_SDA(bit) if(bit) { \
  307. *pFIO_FLAG_S = PF_SDA; \
  308. asm("ssync;"); \
  309. } \
  310. else { \
  311. *pFIO_FLAG_C = PF_SDA; \
  312. asm("ssync;"); \
  313. }
  314. #define I2C_SCL(bit) if(bit) { \
  315. *pFIO_FLAG_S = PF_SCL; \
  316. asm("ssync;"); \
  317. } \
  318. else { \
  319. *pFIO_FLAG_C = PF_SCL; \
  320. asm("ssync;"); \
  321. }
  322. #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
  323. #define CFG_I2C_SPEED 50000
  324. #define CFG_I2C_SLAVE 0xFE
  325. #endif /* CONFIG_SOFT_I2C */
  326. /*
  327. * Compact Flash settings
  328. */
  329. /* Enabled below option for CF support */
  330. /* #define CONFIG_STAMP_CF 1 */
  331. #if defined(CONFIG_STAMP_CF) && defined(CONFIG_CMD_IDE)
  332. #define CONFIG_MISC_INIT_R 1
  333. #define CONFIG_DOS_PARTITION 1
  334. /*
  335. * IDE/ATA stuff
  336. */
  337. #undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
  338. #undef CONFIG_IDE_LED /* no led for ide supported */
  339. #undef CONFIG_IDE_RESET /* no reset for ide supported */
  340. #define CFG_IDE_MAXBUS 1 /* max. 1 IDE busses */
  341. #define CFG_IDE_MAXDEVICE (CFG_IDE_MAXBUS*1) /* max. 1 drives per IDE bus */
  342. #define CFG_ATA_BASE_ADDR 0x20200000
  343. #define CFG_ATA_IDE0_OFFSET 0x0000
  344. #define CFG_ATA_DATA_OFFSET 0x0020 /* Offset for data I/O */
  345. #define CFG_ATA_REG_OFFSET 0x0020 /* Offset for normal register accesses */
  346. #define CFG_ATA_ALT_OFFSET 0x0007 /* Offset for alternate registers */
  347. #define CFG_ATA_STRIDE 2
  348. #endif
  349. /*
  350. * Miscellaneous configurable options
  351. */
  352. #define CFG_HZ 1000 /* 1ms time tick */
  353. #define CFG_BOOTM_LEN 0x4000000/* Large Image Length, set to 64 Meg */
  354. #define CONFIG_SHOW_BOOT_PROGRESS 1 /* Show boot progress on LEDs */
  355. #define CONFIG_SPI
  356. #ifdef CONFIG_VIDEO
  357. #if (CONFIG_VIDEO)
  358. #define CONFIG_SPLASH_SCREEN 1
  359. #define CONFIG_SILENT_CONSOLE 1
  360. #else
  361. #undef CONFIG_VIDEO
  362. #endif
  363. #endif
  364. /*
  365. * FLASH organization and environment definitions
  366. */
  367. #define CFG_BOOTMAPSZ (8 << 20)/* Initial Memory map for Linux */
  368. /* 0xFF, 0xBBC3BBc3, 0x99B39983 */
  369. /*#define AMGCTLVAL (AMBEN_P0 | AMBEN_P1 | AMBEN_P2 | AMCKEN)
  370. #define AMBCTL0VAL (B1WAT_11 | B1RAT_11 | B1HT_3 | B1ST_4 | B1TT_4 | B1RDYPOL | \
  371. B1RDYEN | B0WAT_11 | B0RAT_11 | B0HT_3 | B0ST_4 | B0TT_4 | B0RDYPOL | B0RDYEN)
  372. #define AMBCTL1VAL (B3WAT_9 | B3RAT_9 | B3HT_2 | B3ST_3 | B3TT_4 | B3RDYPOL | \
  373. B3RDYEN | B2WAT_9 | B2RAT_9 | B2HT_2 | B2ST_4 | B2TT_4 | B2RDYPOL | B2RDYEN)
  374. */
  375. #define AMGCTLVAL 0xFF
  376. #define AMBCTL0VAL 0xBBC3BBC3
  377. #define AMBCTL1VAL 0x99B39983
  378. #define CF_AMBCTL1VAL 0x99B3ffc2
  379. #ifdef CONFIG_VDSP
  380. #define ET_EXEC_VDSP 0x8
  381. #define SHT_STRTAB_VDSP 0x1
  382. #define ELFSHDRSIZE_VDSP 0x2C
  383. #define VDSP_ENTRY_ADDR 0xFFA00000
  384. #endif
  385. #endif