TASREG.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292
  1. /*
  2. * Configuation settings for the esd TASREG board.
  3. *
  4. * (C) Copyright 2004
  5. * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
  6. *
  7. * See file CREDITS for list of people who contributed to this
  8. * project.
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of
  13. * the License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  23. * MA 02111-1307 USA
  24. */
  25. /*
  26. * board/config.h - configuration options, board specific
  27. */
  28. #ifndef _TASREG_H
  29. #define _TASREG_H
  30. #ifndef __ASSEMBLY__
  31. #include <asm/m5249.h>
  32. #endif
  33. /*
  34. * High Level Configuration Options
  35. * (easy to change)
  36. */
  37. #define CONFIG_MCF52x2 /* define processor family */
  38. #define CONFIG_M5249 /* define processor type */
  39. #define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
  40. #define CONFIG_BAUDRATE 19200
  41. #define CFG_BAUDRATE_TABLE { 9600 , 19200 , 38400 , 57600, 115200 }
  42. #undef CONFIG_WATCHDOG
  43. #undef CONFIG_MONITOR_IS_IN_RAM /* no pre-loader required!!! ;-) */
  44. /*
  45. * BOOTP options
  46. */
  47. #define CONFIG_BOOTP_BOOTFILESIZE
  48. #define CONFIG_BOOTP_BOOTPATH
  49. #define CONFIG_BOOTP_GATEWAY
  50. #define CONFIG_BOOTP_HOSTNAME
  51. /*
  52. * Command line configuration.
  53. */
  54. #include <config_cmd_default.h>
  55. #define CONFIG_CMD_BSP
  56. #define CONFIG_CMD_EEPROM
  57. #define CONFIG_CMD_I2C
  58. #undef CONFIG_CMD_NET
  59. #define CONFIG_BOOTDELAY 3
  60. #define CFG_PROMPT "=> "
  61. #define CFG_LONGHELP /* undef to save memory */
  62. #if defined(CONFIG_CMD_KGDB)
  63. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  64. #else
  65. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  66. #endif
  67. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  68. #define CFG_MAXARGS 16 /* max number of command args */
  69. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  70. #define CFG_DEVICE_NULLDEV 1 /* include nulldev device */
  71. #define CFG_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
  72. #define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */
  73. #define CONFIG_LOOPW 1 /* enable loopw command */
  74. #define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */
  75. #define CFG_LOAD_ADDR 0x200000 /* default load address */
  76. #define CFG_MEMTEST_START 0x400
  77. #define CFG_MEMTEST_END 0x380000
  78. #define CFG_HZ 1000
  79. /*
  80. * Clock configuration: enable only one of the following options
  81. */
  82. #if 0 /* this setting will run the cpu at 11MHz */
  83. #define CFG_PLL_BYPASS 1 /* bypass PLL for test purpose */
  84. #undef CFG_FAST_CLK /* MCF5249 can run at 140MHz */
  85. #define CFG_CLK 11289600 /* PLL bypass */
  86. #endif
  87. #if 0 /* this setting will run the cpu at 70MHz */
  88. #undef CFG_PLL_BYPASS /* bypass PLL for test purpose */
  89. #undef CFG_FAST_CLK /* MCF5249 can run at 140MHz */
  90. #define CFG_CLK 72185018 /* The next lower speed */
  91. #endif
  92. #if 1 /* this setting will run the cpu at 140MHz */
  93. #undef CFG_PLL_BYPASS /* bypass PLL for test purpose */
  94. #define CFG_FAST_CLK 1 /* MCF5249 can run at 140MHz */
  95. #define CFG_CLK 132025600 /* MCF5249 can run at 140MHz */
  96. #endif
  97. /*
  98. * Low Level Configuration Settings
  99. * (address mappings, register initial values, etc.)
  100. * You should know what you are doing if you make changes here.
  101. */
  102. #define CFG_MBAR 0x10000000 /* Register Base Addrs */
  103. #define CFG_MBAR2 0x80000000
  104. /*-----------------------------------------------------------------------
  105. * I2C
  106. */
  107. #define CONFIG_SOFT_I2C
  108. #define CFG_I2C_SPEED 100000 /* I2C speed and slave address */
  109. #define CFG_I2C_SLAVE 0x7F
  110. #define CFG_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC32 */
  111. #define CFG_I2C_EEPROM_ADDR_LEN 2 /* Bytes of address */
  112. /* mask of address bits that overflow into the "EEPROM chip address" */
  113. #define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x01
  114. #define CFG_EEPROM_PAGE_WRITE_BITS 5 /* The Catalyst CAT24WC32 has */
  115. /* 32 byte page write mode using*/
  116. /* last 5 bits of the address */
  117. #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
  118. #define CFG_EEPROM_PAGE_WRITE_ENABLE
  119. #if defined (CONFIG_SOFT_I2C)
  120. #if 0 /* push-pull */
  121. #define SDA 0x00800000
  122. #define SCL 0x00000008
  123. #define DIR0 *((volatile ulong*)(CFG_MBAR2+MCFSIM_GPIO_EN))
  124. #define DIR1 *((volatile ulong*)(CFG_MBAR2+MCFSIM_GPIO1_EN))
  125. #define OUT0 *((volatile ulong*)(CFG_MBAR2+MCFSIM_GPIO_OUT))
  126. #define OUT1 *((volatile ulong*)(CFG_MBAR2+MCFSIM_GPIO1_OUT))
  127. #define IN0 *((volatile ulong*)(CFG_MBAR2+MCFSIM_GPIO_READ))
  128. #define IN1 *((volatile ulong*)(CFG_MBAR2+MCFSIM_GPIO1_READ))
  129. #define I2C_INIT {OUT1|=SDA;OUT0|=SCL;}
  130. #define I2C_READ ((IN1&SDA)?1:0)
  131. #define I2C_SDA(x) {if(x)OUT1|=SDA;else OUT1&=~SDA;}
  132. #define I2C_SCL(x) {if(x)OUT0|=SCL;else OUT0&=~SCL;}
  133. #define I2C_DELAY {udelay(5);}
  134. #define I2C_ACTIVE {DIR1|=SDA;}
  135. #define I2C_TRISTATE {DIR1&=~SDA;}
  136. #else /* open-collector */
  137. #define SDA 0x00800000
  138. #define SCL 0x00000008
  139. #define DIR0 *((volatile ulong*)(CFG_MBAR2+MCFSIM_GPIO_EN))
  140. #define DIR1 *((volatile ulong*)(CFG_MBAR2+MCFSIM_GPIO1_EN))
  141. #define OUT0 *((volatile ulong*)(CFG_MBAR2+MCFSIM_GPIO_OUT))
  142. #define OUT1 *((volatile ulong*)(CFG_MBAR2+MCFSIM_GPIO1_OUT))
  143. #define IN0 *((volatile ulong*)(CFG_MBAR2+MCFSIM_GPIO_READ))
  144. #define IN1 *((volatile ulong*)(CFG_MBAR2+MCFSIM_GPIO1_READ))
  145. #define I2C_INIT {DIR1&=~SDA;DIR0&=~SCL;OUT1&=~SDA;OUT0&=~SCL;}
  146. #define I2C_READ ((IN1&SDA)?1:0)
  147. #define I2C_SDA(x) {if(x)DIR1&=~SDA;else DIR1|=SDA;}
  148. #define I2C_SCL(x) {if(x)DIR0&=~SCL;else DIR0|=SCL;}
  149. #define I2C_DELAY {udelay(5);}
  150. #define I2C_ACTIVE {DIR1|=SDA;}
  151. #define I2C_TRISTATE {DIR1&=~SDA;}
  152. #endif
  153. #endif
  154. /*-----------------------------------------------------------------------
  155. * Definitions for initial stack pointer and data area (in DPRAM)
  156. */
  157. #define CFG_INIT_RAM_ADDR 0x20000000
  158. #define CFG_INIT_RAM_END 0x1000 /* End of used area in internal SRAM */
  159. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  160. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  161. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  162. #define CFG_ENV_IS_IN_FLASH 1
  163. #define CFG_ENV_ADDR 0xFFC40000 /* Address of Environment Sector*/
  164. #define CFG_ENV_SIZE 0x10000 /* Total Size of Environment Sector */
  165. #define CFG_ENV_SECT_SIZE 0x10000 /* see README - env sector total size */
  166. /*-----------------------------------------------------------------------
  167. * Start addresses for the final memory configuration
  168. * (Set up by the startup code)
  169. * Please note that CFG_SDRAM_BASE _must_ start at 0
  170. */
  171. #define CFG_SDRAM_BASE 0x00000000
  172. #define CFG_SDRAM_SIZE 16 /* SDRAM size in MB */
  173. #define CFG_FLASH_BASE 0xffc00000
  174. #if 0 /* test-only */
  175. #define CONFIG_PRAM 512 /* test-only for SDRAM problem!!!!!!!!!!!!!!!!!!!! */
  176. #endif
  177. #define CFG_MONITOR_BASE (CFG_FLASH_BASE + 0x400)
  178. #define CFG_MONITOR_LEN 0x20000
  179. #define CFG_MALLOC_LEN (1 * 1024*1024) /* Reserve 1 MB for malloc() */
  180. #define CFG_BOOTPARAMS_LEN 64*1024
  181. /*
  182. * For booting Linux, the board info and command line data
  183. * have to be in the first 8 MB of memory, since this is
  184. * the maximum mapped by the Linux kernel during initialization ??
  185. */
  186. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  187. /*-----------------------------------------------------------------------
  188. * FLASH organization
  189. */
  190. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  191. #define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
  192. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  193. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  194. #define CFG_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
  195. #define CFG_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
  196. #define CFG_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
  197. /*
  198. * The following defines are added for buggy IOP480 byte interface.
  199. * All other boards should use the standard values (CPCI405 etc.)
  200. */
  201. #define CFG_FLASH_READ0 0x0000 /* 0 is standard */
  202. #define CFG_FLASH_READ1 0x0001 /* 1 is standard */
  203. #define CFG_FLASH_READ2 0x0002 /* 2 is standard */
  204. #define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
  205. /*-----------------------------------------------------------------------
  206. * Cache Configuration
  207. */
  208. #define CFG_CACHELINE_SIZE 16
  209. /*-----------------------------------------------------------------------
  210. * Memory bank definitions
  211. */
  212. /* CS0 - AMD Flash, address 0xffc00000 */
  213. #define CFG_CSAR0 0xffc0
  214. #define CFG_CSCR0 0x1980 /* WS=0110, AA=1, PS=10 */
  215. /** Note: There is a CSMR0/DRAM vector problem, need to disable C/I ***/
  216. #define CFG_CSMR0 0x003f0021 /* 4MB, AA=0, WP=0, C/I=1, V=1 */
  217. /* CS1 - FPGA, address 0xe0000000 */
  218. #define CFG_CSAR1 0xe000
  219. #define CFG_CSCR1 0x0d80 /* WS=0011, AA=1, PS=10 */
  220. #define CFG_CSMR1 0x00010001 /* 128kB, AA=0, WP=0, C/I=0, V=1*/
  221. /*-----------------------------------------------------------------------
  222. * Port configuration
  223. */
  224. #define CFG_GPIO_FUNC 0x00000008 /* Set gpio pins: none */
  225. #define CFG_GPIO1_FUNC 0x00df00f0 /* 36-39(SWITCH),48-52(FPGAs),54*/
  226. #define CFG_GPIO_EN 0x00000008 /* Set gpio output enable */
  227. #define CFG_GPIO1_EN 0x00c70000 /* Set gpio output enable */
  228. #define CFG_GPIO_OUT 0x00000008 /* Set outputs to default state */
  229. #define CFG_GPIO1_OUT 0x00c70000 /* Set outputs to default state */
  230. #define CFG_GPIO1_LED 0x00400000 /* user led */
  231. /*-----------------------------------------------------------------------
  232. * FPGA stuff
  233. */
  234. #define CFG_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */
  235. #define CFG_FPGA_MAX_SIZE 512*1024 /* 512kByte is enough for XC2S200*/
  236. /* FPGA program pin configuration */
  237. #define CFG_FPGA_PRG 0x00010000 /* FPGA program pin (ppc output) */
  238. #define CFG_FPGA_CLK 0x00040000 /* FPGA clk pin (ppc output) */
  239. #define CFG_FPGA_DATA 0x00020000 /* FPGA data pin (ppc output) */
  240. #define CFG_FPGA_INIT 0x00080000 /* FPGA init pin (ppc input) */
  241. #define CFG_FPGA_DONE 0x00100000 /* FPGA done pin (ppc input) */
  242. #endif /* _TASREG_H */