RBC823.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450
  1. /*
  2. * (C) Copyright 2000, 2001
  3. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  4. *
  5. * Modified by Udi Finkelstein udif@udif.com
  6. * For the RBC823 board.
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. /*
  27. * board/config.h - configuration options, board specific
  28. */
  29. #ifndef __CONFIG_H
  30. #define __CONFIG_H
  31. /*
  32. * High Level Configuration Options
  33. * (easy to change)
  34. */
  35. #define CONFIG_MPC823 1 /* This is a MPC823 CPU */
  36. #define CONFIG_RBC823 1 /* ...on a RBC823 module */
  37. #if 0
  38. #define DEBUG 1
  39. #define CONFIG_LAST_STAGE_INIT
  40. #endif
  41. #define CONFIG_KEYBOARD 1 /* This board has a custom keybpard */
  42. #define CONFIG_LCD 1 /* use LCD controller ... */
  43. #define CONFIG_HITACHI_SP19X001_Z1A /* The LCD type we use */
  44. #define CONFIG_8xx_CONS_SMC2 1 /* Console is on SMC2 */
  45. #undef CONFIG_8xx_CONS_SMC1
  46. #undef CONFIG_8xx_CONS_NONE
  47. #define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
  48. #if 1
  49. #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
  50. #else
  51. #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
  52. #endif
  53. #define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
  54. #define CONFIG_8xx_GCLK_FREQ 48000000L
  55. #define CONFIG_PREBOOT "echo;echo Type \"run flash_nfs\" to mount root filesystem over NFS;echo"
  56. #undef CONFIG_BOOTARGS
  57. #define CONFIG_BOOTCOMMAND \
  58. "bootp; " \
  59. "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
  60. "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \
  61. "bootm"
  62. #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
  63. #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
  64. #undef CONFIG_WATCHDOG /* watchdog disabled */
  65. #define CONFIG_STATUS_LED 1 /* Status LED enabled */
  66. #undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
  67. /*
  68. * BOOTP options
  69. */
  70. #define CONFIG_BOOTP_SUBNETMASK
  71. #define CONFIG_BOOTP_GATEWAY
  72. #define CONFIG_BOOTP_HOSTNAME
  73. #define CONFIG_BOOTP_BOOTPATH
  74. #define CONFIG_BOOTP_BOOTFILESIZE
  75. #undef CONFIG_MAC_PARTITION
  76. #define CONFIG_DOS_PARTITION
  77. #undef CONFIG_RTC_MPC8xx /* don't use internal RTC of MPC8xx (no battery) */
  78. #define CONFIG_HARD_I2C
  79. #define CFG_I2C_SPEED 40000
  80. #define CFG_I2C_SLAVE 0xfe
  81. #define CFG_I2C_EEPROM_ADDR 0x50
  82. #define CFG_I2C_EEPROM_ADDR_LEN 1
  83. #define CFG_EEPROM_WRITE_BITS 4
  84. #define CFG_EEPROM_WRITE_DELAY_MS 10
  85. /*
  86. * Command line configuration.
  87. */
  88. #include <config_cmd_all.h>
  89. #undef CONFIG_CMD_BSP
  90. #undef CONFIG_CMD_DATE
  91. #undef CONFIG_CMD_DISPLAY
  92. #undef CONFIG_CMD_DTT
  93. #undef CONFIG_CMD_EXT2
  94. #undef CONFIG_CMD_FDC
  95. #undef CONFIG_CMD_FDOS
  96. #undef CONFIG_CMD_HWFLOW
  97. #undef CONFIG_CMD_IDE
  98. #undef CONFIG_CMD_IRQ
  99. #undef CONFIG_CMD_JFFS2
  100. #undef CONFIG_CMD_MII
  101. #undef CONFIG_CMD_MFSL
  102. #undef CONFIG_CMD_MMC
  103. #undef CONFIG_CMD_NAND
  104. #undef CONFIG_CMD_PCI
  105. #undef CONFIG_CMD_PCMCIA
  106. #undef CONFIG_CMD_REISER
  107. #undef CONFIG_CMD_SCSI
  108. #undef CONFIG_CMD_SETGETDCR
  109. #undef CONFIG_CMD_SNTP
  110. #undef CONFIG_CMD_SPI
  111. #undef CONFIG_CMD_UNIVERSE
  112. #undef CONFIG_CMD_USB
  113. #undef CONFIG_CMD_VFD
  114. #undef CONFIG_CMD_XIMG
  115. /*
  116. * Miscellaneous configurable options
  117. */
  118. #define CFG_LONGHELP /* undef to save memory */
  119. #define CFG_PROMPT "=> " /* Monitor Command Prompt */
  120. #if defined(CONFIG_CMD_KGDB)
  121. #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
  122. #else
  123. #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
  124. #endif
  125. #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
  126. #define CFG_MAXARGS 16 /* max number of command args */
  127. #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
  128. #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
  129. #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
  130. #define CFG_LOAD_ADDR 0x0100000 /* default load address */
  131. #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
  132. #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
  133. /*
  134. * Low Level Configuration Settings
  135. * (address mappings, register initial values, etc.)
  136. * You should know what you are doing if you make changes here.
  137. */
  138. /*-----------------------------------------------------------------------
  139. * Internal Memory Mapped Register
  140. */
  141. #define CFG_IMMR 0xFF000000
  142. /*-----------------------------------------------------------------------
  143. * Definitions for initial stack pointer and data area (in DPRAM)
  144. */
  145. #define CFG_INIT_RAM_ADDR CFG_IMMR
  146. #define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
  147. #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
  148. #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
  149. #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
  150. /*-----------------------------------------------------------------------
  151. * Start addresses for the final memory configuration
  152. * (Set up by the startup code)
  153. * Please note that CFG_SDRAM_BASE _must_ start at 0
  154. */
  155. #define CFG_SDRAM_BASE 0x00000000
  156. #define CFG_FLASH_BASE 0xFFF00000
  157. #if defined(DEBUG)
  158. #define CFG_MONITOR_LEN (384 << 10) /* Reserve 256 kB for Monitor */
  159. #else
  160. #define CFG_MONITOR_LEN (384 << 10) /* Reserve 192 kB for Monitor */
  161. #endif
  162. #define CFG_MONITOR_BASE CFG_FLASH_BASE
  163. #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
  164. /*
  165. * For booting Linux, the board info and command line data
  166. * have to be in the first 8 MB of memory, since this is
  167. * the maximum mapped by the Linux kernel during initialization.
  168. */
  169. #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
  170. /*-----------------------------------------------------------------------
  171. * FLASH organization
  172. */
  173. #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
  174. #define CFG_MAX_FLASH_SECT 67 /* max number of sectors on one chip */
  175. #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
  176. #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
  177. #define CFG_ENV_IS_IN_FLASH 1
  178. #define CFG_ENV_OFFSET 0x10000 /* Offset of Environment Sector */
  179. #define CFG_ENV_SIZE 0x10000 /* Total Size of Environment Sector */
  180. /*-----------------------------------------------------------------------
  181. * Cache Configuration
  182. */
  183. #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
  184. #if defined(CONFIG_CMD_KGDB)
  185. #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
  186. #endif
  187. /*-----------------------------------------------------------------------
  188. * SYPCR - System Protection Control 11-9
  189. * SYPCR can only be written once after reset!
  190. *-----------------------------------------------------------------------
  191. * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
  192. */
  193. #if defined(CONFIG_WATCHDOG)
  194. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
  195. SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
  196. #else
  197. /*
  198. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
  199. */
  200. #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWRI | SYPCR_SWP)
  201. #endif
  202. /*-----------------------------------------------------------------------
  203. * SIUMCR - SIU Module Configuration 11-6
  204. *-----------------------------------------------------------------------
  205. * PCMCIA config., multi-function pin tri-state
  206. */
  207. #define CFG_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC00 | SIUMCR_FRC)
  208. /*-----------------------------------------------------------------------
  209. * TBSCR - Time Base Status and Control 11-26
  210. *-----------------------------------------------------------------------
  211. * Clear Reference Interrupt Status, Timebase freezing enabled
  212. */
  213. #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
  214. /*-----------------------------------------------------------------------
  215. * RTCSC - Real-Time Clock Status and Control Register 11-27
  216. *-----------------------------------------------------------------------
  217. */
  218. #define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
  219. /*-----------------------------------------------------------------------
  220. * PISCR - Periodic Interrupt Status and Control 11-31
  221. *-----------------------------------------------------------------------
  222. * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
  223. */
  224. #define CFG_PISCR (PISCR_PS | PISCR_PITF)
  225. /*-----------------------------------------------------------------------
  226. * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
  227. *-----------------------------------------------------------------------
  228. * Reset PLL lock status sticky bit, timer expired status bit and timer
  229. * interrupt status bit
  230. *
  231. */
  232. /*
  233. * for 48 MHz, we use a 4 MHz clock * 12
  234. */
  235. #define CFG_PLPRCR \
  236. ( (12-1)<<PLPRCR_MF_SHIFT | PLPRCR_TEXPS | PLPRCR_LOLRE )
  237. /*-----------------------------------------------------------------------
  238. * SCCR - System Clock and reset Control Register 15-27
  239. *-----------------------------------------------------------------------
  240. * Set clock output, timebase and RTC source and divider,
  241. * power management and some other internal clocks
  242. */
  243. #define SCCR_MASK SCCR_EBDF11
  244. #define CFG_SCCR (SCCR_RTDIV | SCCR_RTSEL | SCCR_CRQEN | \
  245. SCCR_PRQEN | SCCR_EBDF00 | \
  246. SCCR_COM01 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
  247. SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD001 | \
  248. SCCR_DFALCD00)
  249. #ifdef NOT_USED
  250. /*-----------------------------------------------------------------------
  251. * PCMCIA stuff
  252. *-----------------------------------------------------------------------
  253. *
  254. */
  255. #define CFG_PCMCIA_MEM_ADDR (0xE0000000)
  256. #define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
  257. #define CFG_PCMCIA_DMA_ADDR (0xE4000000)
  258. #define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
  259. #define CFG_PCMCIA_ATTRB_ADDR (0xE8000000)
  260. #define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
  261. #define CFG_PCMCIA_IO_ADDR (0xEC000000)
  262. #define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
  263. /*-----------------------------------------------------------------------
  264. * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
  265. *-----------------------------------------------------------------------
  266. */
  267. #define CONFIG_IDE_PCCARD 1 /* Use IDE with PC Card Adapter */
  268. #undef CONFIG_IDE_PCMCIA /* Direct IDE not supported */
  269. #undef CONFIG_IDE_LED /* LED for ide not supported */
  270. #undef CONFIG_IDE_RESET /* reset for ide not supported */
  271. #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
  272. #define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
  273. #define CFG_ATA_IDE0_OFFSET 0x0000
  274. #define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR
  275. /* Offset for data I/O */
  276. #define CFG_ATA_DATA_OFFSET (CFG_PCMCIA_MEM_SIZE + 0x320)
  277. /* Offset for normal register accesses */
  278. #define CFG_ATA_REG_OFFSET (2 * CFG_PCMCIA_MEM_SIZE + 0x320)
  279. /* Offset for alternate registers */
  280. #define CFG_ATA_ALT_OFFSET 0x0100
  281. #endif
  282. /************************************************************
  283. * Disk-On-Chip configuration
  284. ************************************************************/
  285. #define CFG_MAX_DOC_DEVICE 1 /* Max number of DOC devices */
  286. #define CFG_DOC_SHORT_TIMEOUT
  287. #define CFG_DOC_SUPPORT_2000
  288. #define CFG_DOC_SUPPORT_MILLENNIUM
  289. /*-----------------------------------------------------------------------
  290. *
  291. *-----------------------------------------------------------------------
  292. *
  293. */
  294. /*#define CFG_DER 0x2002000F*/
  295. #define CFG_DER 0
  296. /*
  297. * Init Memory Controller:
  298. *
  299. * BR0/1 and OR0/1 (FLASH)
  300. */
  301. #define FLASH_BASE0_PRELIM 0xFFF00000 /* FLASH bank #0 */
  302. #define FLASH_BASE1_PRELIM 0x04000000 /* D.O.C Millenium */
  303. /* used to re-map FLASH both when starting from SRAM or FLASH:
  304. * restrict access enough to keep SRAM working (if any)
  305. * but not too much to meddle with FLASH accesses
  306. */
  307. #define CFG_PRELIM_OR_AM 0xFFF80000 /* OR addr mask */
  308. /* FLASH timing: ACS = 00, TRLX = 0, CSNT = 1, SCY = 7, EHTR = 1 */
  309. #define CFG_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_BI | OR_SCY_7_CLK | OR_EHTR)
  310. #define CFG_OR_TIMING_MSYS (OR_ACS_DIV1 | OR_BI)
  311. #define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
  312. #define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_8 | BR_V)
  313. #define CFG_OR1_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_MSYS)
  314. #define CFG_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_MS_UPMB | \
  315. BR_PS_8 | BR_V)
  316. /*
  317. * BR4 and OR4 (SDRAM)
  318. *
  319. */
  320. #define SDRAM_BASE4_PRELIM 0x00000000 /* SDRAM bank #0 */
  321. #define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
  322. /*
  323. * SDRAM timing:
  324. */
  325. #define CFG_OR_TIMING_SDRAM (OR_CSNT_SAM)
  326. #define CFG_OR4_PRELIM (~(SDRAM_MAX_SIZE-1) | CFG_OR_TIMING_SDRAM )
  327. #define CFG_BR4_PRELIM ((SDRAM_BASE4_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
  328. /*
  329. * Memory Periodic Timer Prescaler
  330. */
  331. /* periodic timer for refresh */
  332. #define CFG_MAMR_PTA 187 /* start with divider for 48 MHz */
  333. /* refresh rate 15.6 us (= 64 ms / 4K = 62.4 / quad bursts) for <= 128 MBit */
  334. #define CFG_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
  335. #define CFG_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
  336. /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
  337. #define CFG_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
  338. #define CFG_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
  339. /*
  340. * MAMR settings for SDRAM
  341. */
  342. /* 8 column SDRAM */
  343. #define CFG_MAMR_8COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  344. MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
  345. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  346. /* 9 column SDRAM */
  347. #define CFG_MAMR_9COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
  348. MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
  349. MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
  350. /*
  351. * Internal Definitions
  352. *
  353. * Boot Flags
  354. */
  355. #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
  356. #define BOOTFLAG_WARM 0x02 /* Software reboot */
  357. /*
  358. * JFFS2 partitions
  359. *
  360. */
  361. /* No command line, one static partition, whole device */
  362. #undef CONFIG_JFFS2_CMDLINE
  363. #define CONFIG_JFFS2_DEV "nor0"
  364. #define CONFIG_JFFS2_PART_SIZE 0xFFFFFFFF
  365. #define CONFIG_JFFS2_PART_OFFSET 0x00000000
  366. /* mtdparts command line support */
  367. /* Note: fake mtd_id used, no linux mtd map file */
  368. /*
  369. #define CONFIG_JFFS2_CMDLINE
  370. #define MTDIDS_DEFAULT ""
  371. #define MTDPARTS_DEFAULT ""
  372. */
  373. #endif /* __CONFIG_H */