emac_defs.h 7.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311
  1. /*
  2. * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
  3. *
  4. * Based on:
  5. *
  6. * ----------------------------------------------------------------------------
  7. *
  8. * dm644x_emac.h
  9. *
  10. * TI DaVinci (DM644X) EMAC peripheral driver header for DV-EVM
  11. *
  12. * Copyright (C) 2005 Texas Instruments.
  13. *
  14. * ----------------------------------------------------------------------------
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License as published by
  18. * the Free Software Foundation; either version 2 of the License, or
  19. * (at your option) any later version.
  20. *
  21. * This program is distributed in the hope that it will be useful,
  22. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  23. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  24. * GNU General Public License for more details.
  25. *
  26. * You should have received a copy of the GNU General Public License
  27. * along with this program; if not, write to the Free Software
  28. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  29. * ----------------------------------------------------------------------------
  30. * Modifications:
  31. * ver. 1.0: Sep 2005, TI PSP Team - Created EMAC version for uBoot.
  32. *
  33. */
  34. #ifndef _DM644X_EMAC_H_
  35. #define _DM644X_EMAC_H_
  36. #include <asm/arch/hardware.h>
  37. #define EMAC_BASE_ADDR (0x01c80000)
  38. #define EMAC_WRAPPER_BASE_ADDR (0x01c81000)
  39. #define EMAC_WRAPPER_RAM_ADDR (0x01c82000)
  40. #define EMAC_MDIO_BASE_ADDR (0x01c84000)
  41. /* MDIO module input frequency */
  42. #define EMAC_MDIO_BUS_FREQ 99000000 /* PLL/6 - 99 MHz */
  43. /* MDIO clock output frequency */
  44. #define EMAC_MDIO_CLOCK_FREQ 2000000 /* 2.0 MHz */
  45. /* Ethernet Min/Max packet size */
  46. #define EMAC_MIN_ETHERNET_PKT_SIZE 60
  47. #define EMAC_MAX_ETHERNET_PKT_SIZE 1518
  48. #define EMAC_PKT_ALIGN 18 /* 1518 + 18 = 1536 (packet aligned on 32 byte boundry) */
  49. /* Number of RX packet buffers
  50. * NOTE: Only 1 buffer supported as of now
  51. */
  52. #define EMAC_MAX_RX_BUFFERS 10
  53. /***********************************************
  54. ******** Internally used macros ***************
  55. ***********************************************/
  56. #define EMAC_CH_TX 1
  57. #define EMAC_CH_RX 0
  58. /* Each descriptor occupies 4 words, lets start RX desc's at 0 and
  59. * reserve space for 64 descriptors max
  60. */
  61. #define EMAC_RX_DESC_BASE 0x0
  62. #define EMAC_TX_DESC_BASE 0x1000
  63. /* EMAC Teardown value */
  64. #define EMAC_TEARDOWN_VALUE 0xfffffffc
  65. /* MII Status Register */
  66. #define MII_STATUS_REG 1
  67. /* Number of statistics registers */
  68. #define EMAC_NUM_STATS 36
  69. /* EMAC Descriptor */
  70. typedef volatile struct _emac_desc
  71. {
  72. u_int32_t next; /* Pointer to next descriptor in chain */
  73. u_int8_t *buffer; /* Pointer to data buffer */
  74. u_int32_t buff_off_len; /* Buffer Offset(MSW) and Length(LSW) */
  75. u_int32_t pkt_flag_len; /* Packet Flags(MSW) and Length(LSW) */
  76. } emac_desc;
  77. /* CPPI bit positions */
  78. #define EMAC_CPPI_SOP_BIT (0x80000000)
  79. #define EMAC_CPPI_EOP_BIT (0x40000000)
  80. #define EMAC_CPPI_OWNERSHIP_BIT (0x20000000)
  81. #define EMAC_CPPI_EOQ_BIT (0x10000000)
  82. #define EMAC_CPPI_TEARDOWN_COMPLETE_BIT (0x08000000)
  83. #define EMAC_CPPI_PASS_CRC_BIT (0x04000000)
  84. #define EMAC_CPPI_RX_ERROR_FRAME (0x03fc0000)
  85. #define EMAC_MACCONTROL_MIIEN_ENABLE (0x20)
  86. #define EMAC_MACCONTROL_FULLDUPLEX_ENABLE (0x1)
  87. #define EMAC_RXMBPENABLE_RXCAFEN_ENABLE (0x200000)
  88. #define EMAC_RXMBPENABLE_RXBROADEN (0x2000)
  89. #define MDIO_CONTROL_IDLE (0x80000000)
  90. #define MDIO_CONTROL_ENABLE (0x40000000)
  91. #define MDIO_CONTROL_FAULT_ENABLE (0x40000)
  92. #define MDIO_CONTROL_FAULT (0x80000)
  93. #define MDIO_USERACCESS0_GO (0x80000000)
  94. #define MDIO_USERACCESS0_WRITE_READ (0x0)
  95. #define MDIO_USERACCESS0_WRITE_WRITE (0x40000000)
  96. #define MDIO_USERACCESS0_ACK (0x20000000)
  97. /* Ethernet MAC Registers Structure */
  98. typedef struct {
  99. dv_reg TXIDVER;
  100. dv_reg TXCONTROL;
  101. dv_reg TXTEARDOWN;
  102. u_int8_t RSVD0[4];
  103. dv_reg RXIDVER;
  104. dv_reg RXCONTROL;
  105. dv_reg RXTEARDOWN;
  106. u_int8_t RSVD1[100];
  107. dv_reg TXINTSTATRAW;
  108. dv_reg TXINTSTATMASKED;
  109. dv_reg TXINTMASKSET;
  110. dv_reg TXINTMASKCLEAR;
  111. dv_reg MACINVECTOR;
  112. u_int8_t RSVD2[12];
  113. dv_reg RXINTSTATRAW;
  114. dv_reg RXINTSTATMASKED;
  115. dv_reg RXINTMASKSET;
  116. dv_reg RXINTMASKCLEAR;
  117. dv_reg MACINTSTATRAW;
  118. dv_reg MACINTSTATMASKED;
  119. dv_reg MACINTMASKSET;
  120. dv_reg MACINTMASKCLEAR;
  121. u_int8_t RSVD3[64];
  122. dv_reg RXMBPENABLE;
  123. dv_reg RXUNICASTSET;
  124. dv_reg RXUNICASTCLEAR;
  125. dv_reg RXMAXLEN;
  126. dv_reg RXBUFFEROFFSET;
  127. dv_reg RXFILTERLOWTHRESH;
  128. u_int8_t RSVD4[8];
  129. dv_reg RX0FLOWTHRESH;
  130. dv_reg RX1FLOWTHRESH;
  131. dv_reg RX2FLOWTHRESH;
  132. dv_reg RX3FLOWTHRESH;
  133. dv_reg RX4FLOWTHRESH;
  134. dv_reg RX5FLOWTHRESH;
  135. dv_reg RX6FLOWTHRESH;
  136. dv_reg RX7FLOWTHRESH;
  137. dv_reg RX0FREEBUFFER;
  138. dv_reg RX1FREEBUFFER;
  139. dv_reg RX2FREEBUFFER;
  140. dv_reg RX3FREEBUFFER;
  141. dv_reg RX4FREEBUFFER;
  142. dv_reg RX5FREEBUFFER;
  143. dv_reg RX6FREEBUFFER;
  144. dv_reg RX7FREEBUFFER;
  145. dv_reg MACCONTROL;
  146. dv_reg MACSTATUS;
  147. dv_reg EMCONTROL;
  148. dv_reg FIFOCONTROL;
  149. dv_reg MACCONFIG;
  150. dv_reg SOFTRESET;
  151. u_int8_t RSVD5[88];
  152. dv_reg MACSRCADDRLO;
  153. dv_reg MACSRCADDRHI;
  154. dv_reg MACHASH1;
  155. dv_reg MACHASH2;
  156. dv_reg BOFFTEST;
  157. dv_reg TPACETEST;
  158. dv_reg RXPAUSE;
  159. dv_reg TXPAUSE;
  160. u_int8_t RSVD6[16];
  161. dv_reg RXGOODFRAMES;
  162. dv_reg RXBCASTFRAMES;
  163. dv_reg RXMCASTFRAMES;
  164. dv_reg RXPAUSEFRAMES;
  165. dv_reg RXCRCERRORS;
  166. dv_reg RXALIGNCODEERRORS;
  167. dv_reg RXOVERSIZED;
  168. dv_reg RXJABBER;
  169. dv_reg RXUNDERSIZED;
  170. dv_reg RXFRAGMENTS;
  171. dv_reg RXFILTERED;
  172. dv_reg RXQOSFILTERED;
  173. dv_reg RXOCTETS;
  174. dv_reg TXGOODFRAMES;
  175. dv_reg TXBCASTFRAMES;
  176. dv_reg TXMCASTFRAMES;
  177. dv_reg TXPAUSEFRAMES;
  178. dv_reg TXDEFERRED;
  179. dv_reg TXCOLLISION;
  180. dv_reg TXSINGLECOLL;
  181. dv_reg TXMULTICOLL;
  182. dv_reg TXEXCESSIVECOLL;
  183. dv_reg TXLATECOLL;
  184. dv_reg TXUNDERRUN;
  185. dv_reg TXCARRIERSENSE;
  186. dv_reg TXOCTETS;
  187. dv_reg FRAME64;
  188. dv_reg FRAME65T127;
  189. dv_reg FRAME128T255;
  190. dv_reg FRAME256T511;
  191. dv_reg FRAME512T1023;
  192. dv_reg FRAME1024TUP;
  193. dv_reg NETOCTETS;
  194. dv_reg RXSOFOVERRUNS;
  195. dv_reg RXMOFOVERRUNS;
  196. dv_reg RXDMAOVERRUNS;
  197. u_int8_t RSVD7[624];
  198. dv_reg MACADDRLO;
  199. dv_reg MACADDRHI;
  200. dv_reg MACINDEX;
  201. u_int8_t RSVD8[244];
  202. dv_reg TX0HDP;
  203. dv_reg TX1HDP;
  204. dv_reg TX2HDP;
  205. dv_reg TX3HDP;
  206. dv_reg TX4HDP;
  207. dv_reg TX5HDP;
  208. dv_reg TX6HDP;
  209. dv_reg TX7HDP;
  210. dv_reg RX0HDP;
  211. dv_reg RX1HDP;
  212. dv_reg RX2HDP;
  213. dv_reg RX3HDP;
  214. dv_reg RX4HDP;
  215. dv_reg RX5HDP;
  216. dv_reg RX6HDP;
  217. dv_reg RX7HDP;
  218. dv_reg TX0CP;
  219. dv_reg TX1CP;
  220. dv_reg TX2CP;
  221. dv_reg TX3CP;
  222. dv_reg TX4CP;
  223. dv_reg TX5CP;
  224. dv_reg TX6CP;
  225. dv_reg TX7CP;
  226. dv_reg RX0CP;
  227. dv_reg RX1CP;
  228. dv_reg RX2CP;
  229. dv_reg RX3CP;
  230. dv_reg RX4CP;
  231. dv_reg RX5CP;
  232. dv_reg RX6CP;
  233. dv_reg RX7CP;
  234. } emac_regs;
  235. /* EMAC Wrapper Registers Structure */
  236. typedef struct {
  237. u_int8_t RSVD0[4100];
  238. dv_reg EWCTL;
  239. dv_reg EWINTTCNT;
  240. } ewrap_regs;
  241. /* EMAC MDIO Registers Structure */
  242. typedef struct {
  243. dv_reg VERSION;
  244. dv_reg CONTROL;
  245. dv_reg ALIVE;
  246. dv_reg LINK;
  247. dv_reg LINKINTRAW;
  248. dv_reg LINKINTMASKED;
  249. u_int8_t RSVD0[8];
  250. dv_reg USERINTRAW;
  251. dv_reg USERINTMASKED;
  252. dv_reg USERINTMASKSET;
  253. dv_reg USERINTMASKCLEAR;
  254. u_int8_t RSVD1[80];
  255. dv_reg USERACCESS0;
  256. dv_reg USERPHYSEL0;
  257. dv_reg USERACCESS1;
  258. dv_reg USERPHYSEL1;
  259. } mdio_regs;
  260. int dm644x_eth_phy_read(u_int8_t phy_addr, u_int8_t reg_num, u_int16_t *data);
  261. int dm644x_eth_phy_write(u_int8_t phy_addr, u_int8_t reg_num, u_int16_t data);
  262. typedef struct
  263. {
  264. char name[64];
  265. int (*init)(int phy_addr);
  266. int (*is_phy_connected)(int phy_addr);
  267. int (*get_link_speed)(int phy_addr);
  268. int (*auto_negotiate)(int phy_addr);
  269. } phy_t;
  270. #define PHY_LXT972 (0x001378e2)
  271. int lxt972_is_phy_connected(int phy_addr);
  272. int lxt972_get_link_speed(int phy_addr);
  273. int lxt972_init_phy(int phy_addr);
  274. int lxt972_auto_negotiate(int phy_addr);
  275. #define PHY_DP83848 (0x20005c90)
  276. int dp83848_is_phy_connected(int phy_addr);
  277. int dp83848_get_link_speed(int phy_addr);
  278. int dp83848_init_phy(int phy_addr);
  279. int dp83848_auto_negotiate(int phy_addr);
  280. #endif /* _DM644X_EMAC_H_ */