nand.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389
  1. /*
  2. * NAND driver for TI DaVinci based boards.
  3. *
  4. * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
  5. *
  6. * Based on Linux DaVinci NAND driver by TI. Original copyright follows:
  7. */
  8. /*
  9. *
  10. * linux/drivers/mtd/nand/nand_davinci.c
  11. *
  12. * NAND Flash Driver
  13. *
  14. * Copyright (C) 2006 Texas Instruments.
  15. *
  16. * ----------------------------------------------------------------------------
  17. *
  18. * This program is free software; you can redistribute it and/or modify
  19. * it under the terms of the GNU General Public License as published by
  20. * the Free Software Foundation; either version 2 of the License, or
  21. * (at your option) any later version.
  22. *
  23. * This program is distributed in the hope that it will be useful,
  24. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  25. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  26. * GNU General Public License for more details.
  27. *
  28. * You should have received a copy of the GNU General Public License
  29. * along with this program; if not, write to the Free Software
  30. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  31. * ----------------------------------------------------------------------------
  32. *
  33. * Overview:
  34. * This is a device driver for the NAND flash device found on the
  35. * DaVinci board which utilizes the Samsung k9k2g08 part.
  36. *
  37. Modifications:
  38. ver. 1.0: Feb 2005, Vinod/Sudhakar
  39. -
  40. *
  41. */
  42. #include <common.h>
  43. #ifdef CFG_USE_NAND
  44. #if !defined(CFG_NAND_LEGACY)
  45. #include <nand.h>
  46. #include <asm/arch/nand_defs.h>
  47. #include <asm/arch/emif_defs.h>
  48. extern struct nand_chip nand_dev_desc[CFG_MAX_NAND_DEVICE];
  49. static void nand_davinci_hwcontrol(struct mtd_info *mtd, int cmd)
  50. {
  51. struct nand_chip *this = mtd->priv;
  52. u_int32_t IO_ADDR_W = (u_int32_t)this->IO_ADDR_W;
  53. IO_ADDR_W &= ~(MASK_ALE|MASK_CLE);
  54. switch (cmd) {
  55. case NAND_CTL_SETCLE:
  56. IO_ADDR_W |= MASK_CLE;
  57. break;
  58. case NAND_CTL_SETALE:
  59. IO_ADDR_W |= MASK_ALE;
  60. break;
  61. }
  62. this->IO_ADDR_W = (void *)IO_ADDR_W;
  63. }
  64. /* Set WP on deselect, write enable on select */
  65. static void nand_davinci_select_chip(struct mtd_info *mtd, int chip)
  66. {
  67. #define GPIO_SET_DATA01 0x01c67018
  68. #define GPIO_CLR_DATA01 0x01c6701c
  69. #define GPIO_NAND_WP (1 << 4)
  70. #ifdef SONATA_BOARD_GPIOWP
  71. if (chip < 0) {
  72. REG(GPIO_CLR_DATA01) |= GPIO_NAND_WP;
  73. } else {
  74. REG(GPIO_SET_DATA01) |= GPIO_NAND_WP;
  75. }
  76. #endif
  77. }
  78. #ifdef CFG_NAND_HW_ECC
  79. #ifdef CFG_NAND_LARGEPAGE
  80. static struct nand_oobinfo davinci_nand_oobinfo = {
  81. .useecc = MTD_NANDECC_AUTOPLACE,
  82. .eccbytes = 12,
  83. .eccpos = {8, 9, 10, 24, 25, 26, 40, 41, 42, 56, 57, 58},
  84. .oobfree = { {2, 6}, {12, 12}, {28, 12}, {44, 12}, {60, 4} }
  85. };
  86. #elif defined(CFG_NAND_SMALLPAGE)
  87. static struct nand_oobinfo davinci_nand_oobinfo = {
  88. .useecc = MTD_NANDECC_AUTOPLACE,
  89. .eccbytes = 3,
  90. .eccpos = {0, 1, 2},
  91. .oobfree = { {6, 2}, {8, 8} }
  92. };
  93. #else
  94. #error "Either CFG_NAND_LARGEPAGE or CFG_NAND_SMALLPAGE must be defined!"
  95. #endif
  96. static void nand_davinci_enable_hwecc(struct mtd_info *mtd, int mode)
  97. {
  98. emifregs emif_addr;
  99. int dummy;
  100. emif_addr = (emifregs)DAVINCI_ASYNC_EMIF_CNTRL_BASE;
  101. dummy = emif_addr->NANDF1ECC;
  102. dummy = emif_addr->NANDF2ECC;
  103. dummy = emif_addr->NANDF3ECC;
  104. dummy = emif_addr->NANDF4ECC;
  105. emif_addr->NANDFCR |= (1 << 8);
  106. }
  107. static u_int32_t nand_davinci_readecc(struct mtd_info *mtd, u_int32_t region)
  108. {
  109. u_int32_t ecc = 0;
  110. emifregs emif_base_addr;
  111. emif_base_addr = (emifregs)DAVINCI_ASYNC_EMIF_CNTRL_BASE;
  112. if (region == 1)
  113. ecc = emif_base_addr->NANDF1ECC;
  114. else if (region == 2)
  115. ecc = emif_base_addr->NANDF2ECC;
  116. else if (region == 3)
  117. ecc = emif_base_addr->NANDF3ECC;
  118. else if (region == 4)
  119. ecc = emif_base_addr->NANDF4ECC;
  120. return(ecc);
  121. }
  122. static int nand_davinci_calculate_ecc(struct mtd_info *mtd, const u_char *dat, u_char *ecc_code)
  123. {
  124. u_int32_t tmp;
  125. int region, n;
  126. struct nand_chip *this = mtd->priv;
  127. n = (this->eccmode == NAND_ECC_HW12_2048) ? 4 : 1;
  128. region = 1;
  129. while (n--) {
  130. tmp = nand_davinci_readecc(mtd, region);
  131. *ecc_code++ = tmp;
  132. *ecc_code++ = tmp >> 16;
  133. *ecc_code++ = ((tmp >> 8) & 0x0f) | ((tmp >> 20) & 0xf0);
  134. region++;
  135. }
  136. return(0);
  137. }
  138. static void nand_davinci_gen_true_ecc(u_int8_t *ecc_buf)
  139. {
  140. u_int32_t tmp = ecc_buf[0] | (ecc_buf[1] << 16) | ((ecc_buf[2] & 0xf0) << 20) | ((ecc_buf[2] & 0x0f) << 8);
  141. ecc_buf[0] = ~(P64o(tmp) | P64e(tmp) | P32o(tmp) | P32e(tmp) | P16o(tmp) | P16e(tmp) | P8o(tmp) | P8e(tmp));
  142. ecc_buf[1] = ~(P1024o(tmp) | P1024e(tmp) | P512o(tmp) | P512e(tmp) | P256o(tmp) | P256e(tmp) | P128o(tmp) | P128e(tmp));
  143. ecc_buf[2] = ~( P4o(tmp) | P4e(tmp) | P2o(tmp) | P2e(tmp) | P1o(tmp) | P1e(tmp) | P2048o(tmp) | P2048e(tmp));
  144. }
  145. static int nand_davinci_compare_ecc(u_int8_t *ecc_nand, u_int8_t *ecc_calc, u_int8_t *page_data)
  146. {
  147. u_int32_t i;
  148. u_int8_t tmp0_bit[8], tmp1_bit[8], tmp2_bit[8];
  149. u_int8_t comp0_bit[8], comp1_bit[8], comp2_bit[8];
  150. u_int8_t ecc_bit[24];
  151. u_int8_t ecc_sum = 0;
  152. u_int8_t find_bit = 0;
  153. u_int32_t find_byte = 0;
  154. int is_ecc_ff;
  155. is_ecc_ff = ((*ecc_nand == 0xff) && (*(ecc_nand + 1) == 0xff) && (*(ecc_nand + 2) == 0xff));
  156. nand_davinci_gen_true_ecc(ecc_nand);
  157. nand_davinci_gen_true_ecc(ecc_calc);
  158. for (i = 0; i <= 2; i++) {
  159. *(ecc_nand + i) = ~(*(ecc_nand + i));
  160. *(ecc_calc + i) = ~(*(ecc_calc + i));
  161. }
  162. for (i = 0; i < 8; i++) {
  163. tmp0_bit[i] = *ecc_nand % 2;
  164. *ecc_nand = *ecc_nand / 2;
  165. }
  166. for (i = 0; i < 8; i++) {
  167. tmp1_bit[i] = *(ecc_nand + 1) % 2;
  168. *(ecc_nand + 1) = *(ecc_nand + 1) / 2;
  169. }
  170. for (i = 0; i < 8; i++) {
  171. tmp2_bit[i] = *(ecc_nand + 2) % 2;
  172. *(ecc_nand + 2) = *(ecc_nand + 2) / 2;
  173. }
  174. for (i = 0; i < 8; i++) {
  175. comp0_bit[i] = *ecc_calc % 2;
  176. *ecc_calc = *ecc_calc / 2;
  177. }
  178. for (i = 0; i < 8; i++) {
  179. comp1_bit[i] = *(ecc_calc + 1) % 2;
  180. *(ecc_calc + 1) = *(ecc_calc + 1) / 2;
  181. }
  182. for (i = 0; i < 8; i++) {
  183. comp2_bit[i] = *(ecc_calc + 2) % 2;
  184. *(ecc_calc + 2) = *(ecc_calc + 2) / 2;
  185. }
  186. for (i = 0; i< 6; i++)
  187. ecc_bit[i] = tmp2_bit[i + 2] ^ comp2_bit[i + 2];
  188. for (i = 0; i < 8; i++)
  189. ecc_bit[i + 6] = tmp0_bit[i] ^ comp0_bit[i];
  190. for (i = 0; i < 8; i++)
  191. ecc_bit[i + 14] = tmp1_bit[i] ^ comp1_bit[i];
  192. ecc_bit[22] = tmp2_bit[0] ^ comp2_bit[0];
  193. ecc_bit[23] = tmp2_bit[1] ^ comp2_bit[1];
  194. for (i = 0; i < 24; i++)
  195. ecc_sum += ecc_bit[i];
  196. switch (ecc_sum) {
  197. case 0:
  198. /* Not reached because this function is not called if
  199. ECC values are equal */
  200. return 0;
  201. case 1:
  202. /* Uncorrectable error */
  203. DEBUG (MTD_DEBUG_LEVEL0, "ECC UNCORRECTED_ERROR 1\n");
  204. return(-1);
  205. case 12:
  206. /* Correctable error */
  207. find_byte = (ecc_bit[23] << 8) +
  208. (ecc_bit[21] << 7) +
  209. (ecc_bit[19] << 6) +
  210. (ecc_bit[17] << 5) +
  211. (ecc_bit[15] << 4) +
  212. (ecc_bit[13] << 3) +
  213. (ecc_bit[11] << 2) +
  214. (ecc_bit[9] << 1) +
  215. ecc_bit[7];
  216. find_bit = (ecc_bit[5] << 2) + (ecc_bit[3] << 1) + ecc_bit[1];
  217. DEBUG (MTD_DEBUG_LEVEL0, "Correcting single bit ECC error at offset: %d, bit: %d\n", find_byte, find_bit);
  218. page_data[find_byte] ^= (1 << find_bit);
  219. return(0);
  220. default:
  221. if (is_ecc_ff) {
  222. if (ecc_calc[0] == 0 && ecc_calc[1] == 0 && ecc_calc[2] == 0)
  223. return(0);
  224. }
  225. DEBUG (MTD_DEBUG_LEVEL0, "UNCORRECTED_ERROR default\n");
  226. return(-1);
  227. }
  228. }
  229. static int nand_davinci_correct_data(struct mtd_info *mtd, u_char *dat, u_char *read_ecc, u_char *calc_ecc)
  230. {
  231. struct nand_chip *this;
  232. int block_count = 0, i, rc;
  233. this = mtd->priv;
  234. block_count = (this->eccmode == NAND_ECC_HW12_2048) ? 4 : 1;
  235. for (i = 0; i < block_count; i++) {
  236. if (memcmp(read_ecc, calc_ecc, 3) != 0) {
  237. rc = nand_davinci_compare_ecc(read_ecc, calc_ecc, dat);
  238. if (rc < 0) {
  239. return(rc);
  240. }
  241. }
  242. read_ecc += 3;
  243. calc_ecc += 3;
  244. dat += 512;
  245. }
  246. return(0);
  247. }
  248. #endif
  249. static int nand_davinci_dev_ready(struct mtd_info *mtd)
  250. {
  251. emifregs emif_addr;
  252. emif_addr = (emifregs)DAVINCI_ASYNC_EMIF_CNTRL_BASE;
  253. return(emif_addr->NANDFSR & 0x1);
  254. }
  255. static int nand_davinci_waitfunc(struct mtd_info *mtd, struct nand_chip *this, int state)
  256. {
  257. while(!nand_davinci_dev_ready(mtd)) {;}
  258. *NAND_CE0CLE = NAND_STATUS;
  259. return(*NAND_CE0DATA);
  260. }
  261. static void nand_flash_init(void)
  262. {
  263. u_int32_t acfg1 = 0x3ffffffc;
  264. u_int32_t acfg2 = 0x3ffffffc;
  265. u_int32_t acfg3 = 0x3ffffffc;
  266. u_int32_t acfg4 = 0x3ffffffc;
  267. emifregs emif_regs;
  268. /*------------------------------------------------------------------*
  269. * NAND FLASH CHIP TIMEOUT @ 459 MHz *
  270. * *
  271. * AEMIF.CLK freq = PLL1/6 = 459/6 = 76.5 MHz *
  272. * AEMIF.CLK period = 1/76.5 MHz = 13.1 ns *
  273. * *
  274. *------------------------------------------------------------------*/
  275. acfg1 = 0
  276. | (0 << 31 ) /* selectStrobe */
  277. | (0 << 30 ) /* extWait */
  278. | (1 << 26 ) /* writeSetup 10 ns */
  279. | (3 << 20 ) /* writeStrobe 40 ns */
  280. | (1 << 17 ) /* writeHold 10 ns */
  281. | (1 << 13 ) /* readSetup 10 ns */
  282. | (5 << 7 ) /* readStrobe 60 ns */
  283. | (1 << 4 ) /* readHold 10 ns */
  284. | (3 << 2 ) /* turnAround ?? ns */
  285. | (0 << 0 ) /* asyncSize 8-bit bus */
  286. ;
  287. emif_regs = (emifregs)DAVINCI_ASYNC_EMIF_CNTRL_BASE;
  288. emif_regs->AWCCR |= 0x10000000;
  289. emif_regs->AB1CR = acfg1; /* 0x08244128 */;
  290. emif_regs->AB2CR = acfg2;
  291. emif_regs->AB3CR = acfg3;
  292. emif_regs->AB4CR = acfg4;
  293. emif_regs->NANDFCR = 0x00000101;
  294. }
  295. int board_nand_init(struct nand_chip *nand)
  296. {
  297. nand->IO_ADDR_R = (void __iomem *)NAND_CE0DATA;
  298. nand->IO_ADDR_W = (void __iomem *)NAND_CE0DATA;
  299. nand->chip_delay = 0;
  300. nand->select_chip = nand_davinci_select_chip;
  301. #ifdef CFG_NAND_USE_FLASH_BBT
  302. nand->options = NAND_USE_FLASH_BBT;
  303. #endif
  304. #ifdef CFG_NAND_HW_ECC
  305. #ifdef CFG_NAND_LARGEPAGE
  306. nand->eccmode = NAND_ECC_HW12_2048;
  307. #elif defined(CFG_NAND_SMALLPAGE)
  308. nand->eccmode = NAND_ECC_HW3_512;
  309. #else
  310. #error "Either CFG_NAND_LARGEPAGE or CFG_NAND_SMALLPAGE must be defined!"
  311. #endif
  312. nand->autooob = &davinci_nand_oobinfo;
  313. nand->calculate_ecc = nand_davinci_calculate_ecc;
  314. nand->correct_data = nand_davinci_correct_data;
  315. nand->enable_hwecc = nand_davinci_enable_hwecc;
  316. #else
  317. nand->eccmode = NAND_ECC_SOFT;
  318. #endif
  319. /* Set address of hardware control function */
  320. nand->hwcontrol = nand_davinci_hwcontrol;
  321. nand->dev_ready = nand_davinci_dev_ready;
  322. nand->waitfunc = nand_davinci_waitfunc;
  323. nand_flash_init();
  324. return(0);
  325. }
  326. #else
  327. #error "U-Boot legacy NAND support not available for DaVinci chips"
  328. #endif
  329. #endif /* CFG_USE_NAND */