flash.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667
  1. /*
  2. * (C) Copyright 2001
  3. * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
  4. *
  5. * (C) Copyright 2001-2004
  6. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  7. *
  8. * See file CREDITS for list of people who contributed to this
  9. * project.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License as
  13. * published by the Free Software Foundation; either version 2 of
  14. * the License, or (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  24. * MA 02111-1307 USA
  25. */
  26. #include <common.h>
  27. #include <linux/byteorder/swab.h>
  28. flash_info_t flash_info[CFG_MAX_FLASH_BANKS]; /* info for FLASH chips */
  29. /* Board support for 1 or 2 flash devices */
  30. #define FLASH_PORT_WIDTH32
  31. #undef FLASH_PORT_WIDTH16
  32. #ifdef FLASH_PORT_WIDTH16
  33. #define FLASH_PORT_WIDTH ushort
  34. #define FLASH_PORT_WIDTHV vu_short
  35. #define SWAP(x) (x)
  36. #else
  37. #define FLASH_PORT_WIDTH ulong
  38. #define FLASH_PORT_WIDTHV vu_long
  39. #define SWAP(x) (x)
  40. #endif
  41. /* Intel-compatible flash ID */
  42. #define INTEL_COMPAT 0x00890089
  43. #define INTEL_ALT 0x00B000B0
  44. /* Intel-compatible flash commands */
  45. #define INTEL_PROGRAM 0x00100010
  46. #define INTEL_ERASE 0x00200020
  47. #define INTEL_CLEAR 0x00500050
  48. #define INTEL_LOCKBIT 0x00600060
  49. #define INTEL_PROTECT 0x00010001
  50. #define INTEL_STATUS 0x00700070
  51. #define INTEL_READID 0x00900090
  52. #define INTEL_CONFIRM 0x00D000D0
  53. #define INTEL_RESET 0xFFFFFFFF
  54. /* Intel-compatible flash status bits */
  55. #define INTEL_FINISHED 0x00800080
  56. #define INTEL_OK 0x00800080
  57. #define FPW FLASH_PORT_WIDTH
  58. #define FPWV FLASH_PORT_WIDTHV
  59. #define mb() __asm__ __volatile__ ("" : : : "memory")
  60. /*-----------------------------------------------------------------------
  61. * Functions
  62. */
  63. static ulong flash_get_size (FPW *addr, flash_info_t *info);
  64. static int write_data (flash_info_t *info, ulong dest, FPW data);
  65. static void flash_get_offsets (ulong base, flash_info_t *info);
  66. void inline spin_wheel (void);
  67. static void flash_sync_real_protect (flash_info_t * info);
  68. static unsigned char intel_sector_protected (flash_info_t *info, ushort sector);
  69. /*-----------------------------------------------------------------------
  70. */
  71. unsigned long flash_init (void)
  72. {
  73. int i;
  74. ulong size = 0;
  75. extern void flash_preinit(void);
  76. extern void flash_afterinit(ulong, ulong);
  77. ulong flashbase = CFG_FLASH_BASE;
  78. flash_preinit();
  79. for (i = 0; i < CFG_MAX_FLASH_BANKS; i++) {
  80. switch (i) {
  81. case 0:
  82. memset(&flash_info[i], 0, sizeof(flash_info_t));
  83. flash_get_size ((FPW *) flashbase, &flash_info[i]);
  84. flash_get_offsets (flash_info[i].start[0], &flash_info[i]);
  85. break;
  86. default:
  87. panic ("configured to many flash banks!\n");
  88. break;
  89. }
  90. size += flash_info[i].size;
  91. /* get the h/w and s/w protection status in sync */
  92. flash_sync_real_protect(&flash_info[i]);
  93. }
  94. /* Protect monitor and environment sectors
  95. */
  96. #if CFG_MONITOR_BASE >= CFG_FLASH_BASE
  97. #ifndef CONFIG_BOOT_ROM
  98. flash_protect ( FLAG_PROTECT_SET,
  99. CFG_MONITOR_BASE,
  100. CFG_MONITOR_BASE + monitor_flash_len - 1,
  101. &flash_info[0] );
  102. #endif
  103. #endif
  104. #ifdef CFG_ENV_IS_IN_FLASH
  105. flash_protect ( FLAG_PROTECT_SET,
  106. CFG_ENV_ADDR,
  107. CFG_ENV_ADDR + CFG_ENV_SIZE - 1, &flash_info[0] );
  108. #endif
  109. flash_afterinit(flash_info[0].start[0], flash_info[0].size);
  110. return size;
  111. }
  112. /*-----------------------------------------------------------------------
  113. */
  114. static void flash_get_offsets (ulong base, flash_info_t *info)
  115. {
  116. int i;
  117. if (info->flash_id == FLASH_UNKNOWN) {
  118. return;
  119. }
  120. if ((info->flash_id & FLASH_VENDMASK) == FLASH_MAN_INTEL) {
  121. for (i = 0; i < info->sector_count; i++) {
  122. info->start[i] = base + (i * PHYS_FLASH_SECT_SIZE);
  123. }
  124. }
  125. }
  126. /*-----------------------------------------------------------------------
  127. */
  128. void flash_print_info (flash_info_t *info)
  129. {
  130. int i;
  131. if (info->flash_id == FLASH_UNKNOWN) {
  132. printf ("missing or unknown FLASH type\n");
  133. return;
  134. }
  135. switch (info->flash_id & FLASH_VENDMASK) {
  136. case FLASH_MAN_INTEL:
  137. printf ("INTEL ");
  138. break;
  139. default:
  140. printf ("Unknown Vendor ");
  141. break;
  142. }
  143. switch (info->flash_id & FLASH_TYPEMASK) {
  144. case FLASH_28F256J3A:
  145. printf ("28F256J3A\n");
  146. break;
  147. case FLASH_28F128J3A:
  148. printf ("28F128J3A\n");
  149. break;
  150. case FLASH_28F640J3A:
  151. printf ("28F640J3A\n");
  152. break;
  153. case FLASH_28F320J3A:
  154. printf ("28F320J3A\n");
  155. break;
  156. default:
  157. printf ("Unknown Chip Type\n");
  158. break;
  159. }
  160. printf (" Size: %ld MB in %d Sectors\n",
  161. info->size >> 20, info->sector_count);
  162. printf (" Sector Start Addresses:");
  163. for (i = 0; i < info->sector_count; ++i) {
  164. if ((i % 5) == 0)
  165. printf ("\n ");
  166. printf (" %08lX%s",
  167. info->start[i],
  168. info->protect[i] ? " (RO)" : " ");
  169. }
  170. printf ("\n");
  171. return;
  172. }
  173. /*
  174. * The following code cannot be run from FLASH!
  175. */
  176. static ulong flash_get_size (FPW *addr, flash_info_t *info)
  177. {
  178. volatile FPW value;
  179. /* Write auto select command: read Manufacturer ID */
  180. addr[0x5555] = (FPW) 0x00AA00AA;
  181. addr[0x2AAA] = (FPW) 0x00550055;
  182. addr[0x5555] = (FPW) 0x00900090;
  183. mb ();
  184. udelay(100);
  185. value = addr[0];
  186. switch (value) {
  187. case (FPW) INTEL_MANUFACT:
  188. info->flash_id = FLASH_MAN_INTEL;
  189. break;
  190. default:
  191. info->flash_id = FLASH_UNKNOWN;
  192. info->sector_count = 0;
  193. info->size = 0;
  194. addr[0] = (FPW) 0x00FF00FF; /* restore read mode */
  195. return (0); /* no or unknown flash */
  196. }
  197. mb ();
  198. value = addr[1]; /* device ID */
  199. switch (value) {
  200. case (FPW) INTEL_ID_28F256J3A:
  201. info->flash_id += FLASH_28F256J3A;
  202. info->sector_count = 256;
  203. info->size = 0x04000000;
  204. info->start[0] = CFG_FLASH_BASE;
  205. break; /* => 64 MB */
  206. case (FPW) INTEL_ID_28F128J3A:
  207. info->flash_id += FLASH_28F128J3A;
  208. info->sector_count = 128;
  209. info->size = 0x02000000;
  210. info->start[0] = CFG_FLASH_BASE + 0x02000000;
  211. break; /* => 32 MB */
  212. case (FPW) INTEL_ID_28F640J3A:
  213. info->flash_id += FLASH_28F640J3A;
  214. info->sector_count = 64;
  215. info->size = 0x01000000;
  216. info->start[0] = CFG_FLASH_BASE + 0x03000000;
  217. break; /* => 16 MB */
  218. case (FPW) INTEL_ID_28F320J3A:
  219. info->flash_id += FLASH_28F320J3A;
  220. info->sector_count = 32;
  221. info->size = 0x800000;
  222. info->start[0] = CFG_FLASH_BASE + 0x03800000;
  223. break; /* => 8 MB */
  224. default:
  225. info->flash_id = FLASH_UNKNOWN;
  226. break;
  227. }
  228. if (info->sector_count > CFG_MAX_FLASH_SECT) {
  229. printf ("** ERROR: sector count %d > max (%d) **\n",
  230. info->sector_count, CFG_MAX_FLASH_SECT);
  231. info->sector_count = CFG_MAX_FLASH_SECT;
  232. }
  233. addr[0] = (FPW) 0x00FF00FF; /* restore read mode */
  234. return (info->size);
  235. }
  236. /*
  237. * This function gets the u-boot flash sector protection status
  238. * (flash_info_t.protect[]) in sync with the sector protection
  239. * status stored in hardware.
  240. */
  241. static void flash_sync_real_protect (flash_info_t * info)
  242. {
  243. int i;
  244. switch (info->flash_id & FLASH_TYPEMASK) {
  245. case FLASH_28F256J3A:
  246. case FLASH_28F128J3A:
  247. case FLASH_28F640J3A:
  248. case FLASH_28F320J3A:
  249. for (i = 0; i < info->sector_count; ++i) {
  250. info->protect[i] = intel_sector_protected(info, i);
  251. }
  252. break;
  253. default:
  254. /* no h/w protect support */
  255. break;
  256. }
  257. }
  258. /*
  259. * checks if "sector" in bank "info" is protected. Should work on intel
  260. * strata flash chips 28FxxxJ3x in 8-bit mode.
  261. * Returns 1 if sector is protected (or timed-out while trying to read
  262. * protection status), 0 if it is not.
  263. */
  264. static unsigned char intel_sector_protected (flash_info_t *info, ushort sector)
  265. {
  266. FPWV *addr;
  267. FPWV *lock_conf_addr;
  268. ulong start;
  269. unsigned char ret;
  270. /*
  271. * first, wait for the WSM to be finished. The rationale for
  272. * waiting for the WSM to become idle for at most
  273. * CFG_FLASH_ERASE_TOUT is as follows. The WSM can be busy
  274. * because of: (1) erase, (2) program or (3) lock bit
  275. * configuration. So we just wait for the longest timeout of
  276. * the (1)-(3), i.e. the erase timeout.
  277. */
  278. /* wait at least 35ns (W12) before issuing Read Status Register */
  279. udelay(1);
  280. addr = (FPWV *) info->start[sector];
  281. *addr = (FPW) INTEL_STATUS;
  282. start = get_timer (0);
  283. while ((*addr & (FPW) INTEL_FINISHED) != (FPW) INTEL_FINISHED) {
  284. if (get_timer (start) > CFG_FLASH_ERASE_TOUT) {
  285. *addr = (FPW) INTEL_RESET; /* restore read mode */
  286. printf("WSM busy too long, can't get prot status\n");
  287. return 1;
  288. }
  289. }
  290. /* issue the Read Identifier Codes command */
  291. *addr = (FPW) INTEL_READID;
  292. /* wait at least 35ns (W12) before reading */
  293. udelay(1);
  294. /* Intel example code uses offset of 2 for 16 bit flash */
  295. lock_conf_addr = (FPWV *) info->start[sector] + 2;
  296. ret = (*lock_conf_addr & (FPW) INTEL_PROTECT) ? 1 : 0;
  297. /* put flash back in read mode */
  298. *addr = (FPW) INTEL_RESET;
  299. return ret;
  300. }
  301. /*-----------------------------------------------------------------------
  302. */
  303. int flash_erase (flash_info_t *info, int s_first, int s_last)
  304. {
  305. int flag, prot, sect;
  306. ulong type, start, last;
  307. int rcode = 0;
  308. if ((s_first < 0) || (s_first > s_last)) {
  309. if (info->flash_id == FLASH_UNKNOWN) {
  310. printf ("- missing\n");
  311. } else {
  312. printf ("- no sectors to erase\n");
  313. }
  314. return 1;
  315. }
  316. type = (info->flash_id & FLASH_VENDMASK);
  317. if ((type != FLASH_MAN_INTEL)) {
  318. printf ("Can't erase unknown flash type %08lx - aborted\n",
  319. info->flash_id);
  320. return 1;
  321. }
  322. prot = 0;
  323. for (sect = s_first; sect <= s_last; ++sect) {
  324. if (info->protect[sect]) {
  325. prot++;
  326. }
  327. }
  328. if (prot) {
  329. printf ("- Warning: %d protected sectors will not be erased!\n",
  330. prot);
  331. } else {
  332. printf ("\n");
  333. }
  334. start = get_timer (0);
  335. last = start;
  336. /* Disable interrupts which might cause a timeout here */
  337. flag = disable_interrupts ();
  338. /* Start erase on unprotected sectors */
  339. for (sect = s_first; sect <= s_last; sect++) {
  340. if (info->protect[sect] == 0) { /* not protected */
  341. FPWV *addr = (FPWV *) (info->start[sect]);
  342. FPW status;
  343. printf ("Erasing sector %2d ... ", sect);
  344. /* arm simple, non interrupt dependent timer */
  345. start = get_timer(0);
  346. *addr = (FPW) 0x00500050; /* clear status register */
  347. *addr = (FPW) 0x00200020; /* erase setup */
  348. *addr = (FPW) 0x00D000D0; /* erase confirm */
  349. while (((status = *addr) & (FPW) 0x00800080) != (FPW) 0x00800080) {
  350. if (get_timer(start) > CFG_FLASH_ERASE_TOUT) {
  351. printf ("Timeout\n");
  352. *addr = (FPW) 0x00B000B0; /* suspend erase */
  353. *addr = (FPW) 0x00FF00FF; /* reset to read mode */
  354. rcode = 1;
  355. break;
  356. }
  357. }
  358. *addr = 0x00500050; /* clear status register cmd. */
  359. *addr = 0x00FF00FF; /* resest to read mode */
  360. printf (" done\n");
  361. }
  362. }
  363. return rcode;
  364. }
  365. /*-----------------------------------------------------------------------
  366. * Copy memory to flash, returns:
  367. * 0 - OK
  368. * 1 - write timeout
  369. * 2 - Flash not erased
  370. * 4 - Flash not identified
  371. */
  372. int write_buff (flash_info_t *info, uchar *src, ulong addr, ulong cnt)
  373. {
  374. ulong cp, wp;
  375. FPW data;
  376. int count, i, l, rc, port_width;
  377. if (info->flash_id == FLASH_UNKNOWN) {
  378. return 4;
  379. }
  380. /* get lower word aligned address */
  381. #ifdef FLASH_PORT_WIDTH16
  382. wp = (addr & ~1);
  383. port_width = 2;
  384. #else
  385. wp = (addr & ~3);
  386. port_width = 4;
  387. #endif
  388. /*
  389. * handle unaligned start bytes
  390. */
  391. if ((l = addr - wp) != 0) {
  392. data = 0;
  393. for (i = 0, cp = wp; i < l; ++i, ++cp) {
  394. data = (data << 8) | (*(uchar *) cp);
  395. }
  396. for (; i < port_width && cnt > 0; ++i) {
  397. data = (data << 8) | *src++;
  398. --cnt;
  399. ++cp;
  400. }
  401. for (; cnt == 0 && i < port_width; ++i, ++cp) {
  402. data = (data << 8) | (*(uchar *) cp);
  403. }
  404. if ((rc = write_data (info, wp, SWAP (data))) != 0) {
  405. return (rc);
  406. }
  407. wp += port_width;
  408. }
  409. /*
  410. * handle word aligned part
  411. */
  412. count = 0;
  413. while (cnt >= port_width) {
  414. data = 0;
  415. for (i = 0; i < port_width; ++i) {
  416. data = (data << 8) | *src++;
  417. }
  418. if ((rc = write_data (info, wp, SWAP (data))) != 0) {
  419. return (rc);
  420. }
  421. wp += port_width;
  422. cnt -= port_width;
  423. if (count++ > 0x800) {
  424. spin_wheel ();
  425. count = 0;
  426. }
  427. }
  428. if (cnt == 0) {
  429. return (0);
  430. }
  431. /*
  432. * handle unaligned tail bytes
  433. */
  434. data = 0;
  435. for (i = 0, cp = wp; i < port_width && cnt > 0; ++i, ++cp) {
  436. data = (data << 8) | *src++;
  437. --cnt;
  438. }
  439. for (; i < port_width; ++i, ++cp) {
  440. data = (data << 8) | (*(uchar *) cp);
  441. }
  442. return (write_data (info, wp, SWAP (data)));
  443. }
  444. /*-----------------------------------------------------------------------
  445. * Write a word or halfword to Flash, returns:
  446. * 0 - OK
  447. * 1 - write timeout
  448. * 2 - Flash not erased
  449. */
  450. static int write_data (flash_info_t *info, ulong dest, FPW data)
  451. {
  452. FPWV *addr = (FPWV *) dest;
  453. ulong status;
  454. ulong start;
  455. int flag;
  456. /* Check if Flash is (sufficiently) erased */
  457. if ((*addr & data) != data) {
  458. printf ("not erased at %08lx (%lx)\n", (ulong) addr, *addr);
  459. return (2);
  460. }
  461. /* Disable interrupts which might cause a timeout here */
  462. flag = disable_interrupts ();
  463. *addr = (FPW) 0x00400040; /* write setup */
  464. *addr = data;
  465. /* arm simple, non interrupt dependent timer */
  466. start = get_timer(0);
  467. /* wait while polling the status register */
  468. while (((status = *addr) & (FPW) 0x00800080) != (FPW) 0x00800080) {
  469. if (get_timer(start) > CFG_FLASH_WRITE_TOUT) {
  470. *addr = (FPW) 0x00FF00FF; /* restore read mode */
  471. return (1);
  472. }
  473. }
  474. *addr = (FPW) 0x00FF00FF; /* restore read mode */
  475. return (0);
  476. }
  477. void inline spin_wheel (void)
  478. {
  479. static int p = 0;
  480. static char w[] = "\\/-";
  481. printf ("\010%c", w[p]);
  482. (++p == 3) ? (p = 0) : 0;
  483. }
  484. /*-----------------------------------------------------------------------
  485. * Set/Clear sector's lock bit, returns:
  486. * 0 - OK
  487. * 1 - Error (timeout, voltage problems, etc.)
  488. */
  489. int flash_real_protect (flash_info_t *info, long sector, int prot)
  490. {
  491. ulong start;
  492. int i;
  493. int rc = 0;
  494. vu_long *addr = (vu_long *)(info->start[sector]);
  495. int flag = disable_interrupts();
  496. *addr = INTEL_CLEAR; /* Clear status register */
  497. if (prot) { /* Set sector lock bit */
  498. *addr = INTEL_LOCKBIT; /* Sector lock bit */
  499. *addr = INTEL_PROTECT; /* set */
  500. }
  501. else { /* Clear sector lock bit */
  502. *addr = INTEL_LOCKBIT; /* All sectors lock bits */
  503. *addr = INTEL_CONFIRM; /* clear */
  504. }
  505. start = get_timer(0);
  506. while ((*addr & INTEL_FINISHED) != INTEL_FINISHED) {
  507. if (get_timer(start) > CFG_FLASH_UNLOCK_TOUT) {
  508. printf("Flash lock bit operation timed out\n");
  509. rc = 1;
  510. break;
  511. }
  512. }
  513. if (*addr != INTEL_OK) {
  514. printf("Flash lock bit operation failed at %08X, CSR=%08X\n",
  515. (uint)addr, (uint)*addr);
  516. rc = 1;
  517. }
  518. if (!rc)
  519. info->protect[sector] = prot;
  520. /*
  521. * Clear lock bit command clears all sectors lock bits, so
  522. * we have to restore lock bits of protected sectors.
  523. * WARNING: code below re-locks sectors only for one bank (info).
  524. * This causes problems on boards where several banks share
  525. * the same chip, as sectors in othere banks will be unlocked
  526. * but not re-locked. It works fine on pm520 though, as there
  527. * is only one chip and one bank.
  528. */
  529. if (!prot)
  530. {
  531. for (i = 0; i < info->sector_count; i++)
  532. {
  533. if (info->protect[i])
  534. {
  535. start = get_timer(0);
  536. addr = (vu_long *)(info->start[i]);
  537. *addr = INTEL_LOCKBIT; /* Sector lock bit */
  538. *addr = INTEL_PROTECT; /* set */
  539. while ((*addr & INTEL_FINISHED) != INTEL_FINISHED)
  540. {
  541. if (get_timer(start) > CFG_FLASH_UNLOCK_TOUT)
  542. {
  543. printf("Flash lock bit operation timed out\n");
  544. rc = 1;
  545. break;
  546. }
  547. }
  548. }
  549. }
  550. /*
  551. * get the s/w sector protection status in sync with the h/w,
  552. * in case something went wrong during the re-locking.
  553. */
  554. flash_sync_real_protect(info); /* resets flash to read mode */
  555. }
  556. if (flag)
  557. enable_interrupts();
  558. *addr = INTEL_RESET; /* Reset to read array mode */
  559. return rc;
  560. }